Noise-tolerance improvement in dynamic CMOS logic circuits

被引:24
作者
Mendoza-Hernandez, F. [1 ]
Linares-Aranda, M.
Champac, V.
机构
[1] Univ Sonora, Dept Invest Fis, Hermosillo, Sonora, Mexico
[2] Natl Inst Astrophys Opt & Elect, INAOE, Dept Elect Engn, Puebla 72000, Mexico
来源
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS | 2006年 / 153卷 / 06期
关键词
D O I
10.1049/ip-cds:20050292
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic CMOS logic styles are widely used in high-performance systems due mainly to their speed. However they have lower noise-tolerance than their static CMOS counterparts. To overcome this disadvantage a new noise-tolerant circuit technique, suitable for precharge-evaluate dynamic circuits, is presented. The technique is suitable for TSPC and domino gates. Comparisons with previously reported noise-tolerant dynamic circuit techniques are presented. Simulation results on TSPC and domino gates show that the proposed technique improves the noise tolerance of conventional dynamic gates with reduced performance overhead. The feasibility of this new technique is demonstrated by means of a pipelined 0.35 mu m CMOS carry look-ahead full adder. Experimental results show an increased noise tolerance of up to three times over standard CMOS logic.
引用
收藏
页码:565 / 573
页数:9
相关论文
共 24 条
  • [1] A sub-130-nm conditional keeper technique
    Alvandpour, A
    Krishnamurthy, RK
    Soumyanath, K
    Borkar, SY
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 633 - 638
  • [2] Energy-efficient noise-tolerant dynamic styles for scaled-down CMOS and MTCMOS technologies
    Anis, MH
    Allam, MW
    Elmasry, MI
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (02) : 71 - 78
  • [3] [Anonymous], [No title captured]
  • [4] [Anonymous], [No title captured]
  • [5] The twin-transistor noise-tolerant dynamic circuit technique
    Balamurugan, G
    Shanbhag, NR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 273 - 280
  • [6] BOBBA S, 1999, P IEEE INT ASIC SOC, P54
  • [7] Dynamic noise model and its application to high speed circuit design
    Choi, SH
    Somasekhar, D
    Roy, K
    [J]. MICROELECTRONICS JOURNAL, 2002, 33 (10) : 835 - 846
  • [8] On circuit techniques to improve noise immunity of CMOS dynamic logic
    Ding, L
    Mazumder, P
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 910 - 925
  • [9] EVANS DA, 1998, Patent No. 5793228
  • [10] The future of wires
    Ho, R
    Mai, KW
    Horowitz, MA
    [J]. PROCEEDINGS OF THE IEEE, 2001, 89 (04) : 490 - 504