Hysteresis effect in pass-transistor-based, partially depleted SOICMOS circuits

被引:14
|
作者
Puri, R [1 ]
Chuang, CT [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
circuit modeling; CMOS digital integrated circuits; silicon-on-insulator (SOI) technology;
D O I
10.1109/4.839922
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the hysteretic delay variations of pass-transistor-based circuits with floating-body partially depleted silicon-on-insulator CMOS devices. It is shown that the pass-transistor can be conditioned into a initial state with extremely high body voltage (exceeding the power supply voltage V-DD), thus resulting in highly hysteretic delay variations when the body subsequently loses charges through the switching cycles. Basic physical mechanisms underlying the hysteretic circuit behavior and its frequency dependence are examined. Different initial states of the circuit are shown to cause large delay disparity at the beginning of the switching activity, yet they converge as the circuit approaches steady state. Use of cross-coupled dual-rail circuit configuration is shown to be very effective in reducing the hysteretic delay variation and its frequency dependence.
引用
收藏
页码:625 / 631
页数:7
相关论文
共 50 条
  • [41] A technique for logic design of voltage-mode pass transistor based multi-valued multiple-output logic circuits
    Babu, HMH
    Islam, MR
    Ali, AA
    Akon, MMS
    Rahaman, MA
    Islam, MF
    33RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2003, : 111 - 116
  • [42] Silicon-On-Insulator (SOI) Integration for Organic Field Effect Transistor (OFET) Based Circuits
    Oezguen, Recep
    Jung, Byung J.
    Dhar, Bal M.
    Katz, Howard E.
    Andreou, Andreas G.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2253 - 2256
  • [43] Gate direct-tunnelling and hot-carrier-induced hysteresis effect in partially depleted silicon-on-insulator floating-body MOSFETs
    Zhou, Jianhua
    Pang, Albert
    Zou, Shichang
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2011, 44 (07)
  • [44] Gain optimization in ion sensitive field-effect transistor based sensor with fully depleted silicon on insulator
    Shalev, Gil
    Doron, Amihood
    Virobnik, Udi
    Cohen, Ariel
    Sanhedrai, Yosi
    Levy, Ilan
    APPLIED PHYSICS LETTERS, 2008, 93 (08)
  • [45] Pass Transistor-Based Pull-Up/Pull-Down Insertion Technique for Leakage Power Optimization in CMOS VLSI Circuits
    Rani, V. Leela
    Latha, M. Madhavi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (11) : 4139 - 4152
  • [46] Pass Transistor-Based Pull-Up/Pull-Down Insertion Technique for Leakage Power Optimization in CMOS VLSI Circuits
    V. Leela Rani
    M. Madhavi Latha
    Circuits, Systems, and Signal Processing, 2016, 35 : 4139 - 4152
  • [47] Approach for MVL design based on armchair graphene nanoribbon field effect transistor and arithmetic circuits design
    Nayeri, Mahdieh
    Keshavarzian, Peiman
    Nayeri, Maryam
    MICROELECTRONICS JOURNAL, 2019, 92
  • [48] Development of high-performance fully depleted silicon-on-insulator based extended-gate field-effect transistor using the parasitic bipolar junction transistor effect
    Park, Jin-Kwon
    Cho, Won-Ju
    APPLIED PHYSICS LETTERS, 2012, 101 (13)
  • [49] Hole tunneling from valence band and hot-carrier induced hysteresis effect in 0.13 μm partially depleted silicon-on-insulator n-MOSFETs
    Zhou, Jianhua
    Pang, Albert
    Cao, Steam
    Zou, Shichang
    MICROELECTRONICS RELIABILITY, 2011, 51 (12) : 2077 - 2080
  • [50] Hot-carrier-induced degradation on 0.1 μm partially depleted silicon-on-insulator complementary metal-oxide-semiconductor field-effect-transistor
    Yeh, WK
    Wang, WH
    Fang, YK
    Yang, FL
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (4B): : 1993 - 1998