A Self Calibration Method of a Pipeline ADC Based on Dynamic Capacitance Allotment

被引:4
作者
Chatterjee, Shatadal [1 ]
Roy, Sounak [1 ]
机构
[1] Indian Inst Informat Technol Guwahati, Dept Elect & Commun Engn, Gauhati 781015, India
关键词
Pipelines; Calibration; Capacitors; Topology; Gain; Linearity; Clocks; Adaptive gain tuning; foreground calibration; mixed signal; multiplying digital-to-analog converter (MDAC) gain; pipelined analog-to-digital converter (ADC); BACKGROUND CALIBRATION; DESIGN;
D O I
10.1109/TVLSI.2022.3151479
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This manuscript introduces a low-power mixed-signal foreground calibration algorithm of a pipeline analog-to-digital converter (ADC) using a digitally controlled reconfigurable switched-capacitor multiplying digital-to-analog converter (MDAC) gain controller. The proposed calibration technique forces the front-end stage MDAC gain toward its ideal value to achieve the ideal ADC output linearity. In this brief, a feedback mechanism has been employed to nullify the effect of change in MDAC gain from its ideal value by sensing a digital back-end unit response. The proposed method has been simulated using a 0.18-mu m CMOS process. An 11-bit pipeline ADC with a 1.5-bit stage followed by a ten bit linear back-end ADC (BE-ADC) has been used to calibrate the non-linearity of the said 1.5-bit stage. Using a low amplifier gain value of 28 dB, the signal-to-noise-and-distortion ratio (SNDR) of the ADC improves from 46.21-dB pre-calibration to 65.13-dB post-calibration.
引用
收藏
页码:666 / 670
页数:5
相关论文
共 20 条