Efficient Approximate Multiplier Based on a New 1-Gate Approximate Compressor

被引:7
作者
Ejtahed, Seyed Amir Hossein [1 ]
Timarchi, Somayeh [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran, Iran
关键词
Approximate multiplier; Energy-efficient circuit; 4; 2; Compressor; Image processing; VLSI; LOW-POWER; DESIGN; ADDERS; IMAGE;
D O I
10.1007/s00034-021-01902-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplier is one of the most important arithmetic blocks in computer arithmetic units, which affects the performance of the whole system. Improving efficiency and reducing power consumption can be achieved at the cost of reducing the computation accuracy. One approach to design approximate multipliers is to use an approximate compressor. This paper proposes an approximate compressor to be exploited in a multiplier circuit. The proposed compressor consists of only one gate. According to the simulation results with 28-nm standard cell-based technology, the proposed approximate compressor improves by 62% compared to the fastest available work. Also, at equal delays, its power consumption and area improve by 52% and 61%, respectively, compared with the best existing design. Moreover, the results indicate that the proposed approximate compressor may provide up to 53%, 86%, and 57% improvements in power-delay product, energy-delay product, and area-delay product, respectively, compared to the most efficient design. Finally, the efficiency of the proposed multiplier is investigated in image applications. The results show that the efficiency of the proposed multiplier excels the existing approximate and accurate counterparts.
引用
收藏
页码:2699 / 2718
页数:20
相关论文
共 32 条
  • [1] Energy and area efficient imprecise compressors for approximate multiplication at nanoscale
    Ahmadinejad, Mohammad
    Moaiyeri, Mohammad Hossein
    Sabetzadeh, Farnaz
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 110
  • [2] Dual-Quality 4:2 Compressors for Utilizing in Dynamic Accuracy Configurable Multipliers
    Akbari, Omid
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1352 - 1361
  • [3] [Anonymous], 2016, SIPI IMAGE DATABASE
  • [4] Low-Power Approximate Multipliers Using Encoded Partial Products and Approximate Compressors
    Ansari, Mohammad Saeed
    Jiang, Honglan
    Cockburn, Bruce F.
    Han, Jie
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (03) : 404 - 416
  • [5] Approximate Multiplier Design Using Novel Dual-Stage 4:2 Compressors
    Edavoor, Pranose J.
    Raveendran, Sithara
    Rahulkar, Amol D.
    [J]. IEEE ACCESS, 2020, 8 : 48337 - 48351
  • [6] Approximate Multipliers Based on New Approximate Compressors
    Esposito, Darjn
    Strollo, Antonio Giuseppe Maria
    Napoli, Ettore
    De Caro, Davide
    Petra, Nicola
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (12) : 4169 - 4182
  • [7] Fast Binary Counters Based on Symmetric Stacking
    Fritz, Christopher
    Fam, Adly T.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (10) : 2971 - 2975
  • [8] Design of Approximate Compressors for Multiplication
    Gorantla, Anusha
    Deepa, P.
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (03)
  • [9] Multipliers With Approximate 4-2 Compressors and Error Recovery Modules
    Ha, Minho
    Lee, Sunggu
    [J]. IEEE EMBEDDED SYSTEMS LETTERS, 2018, 10 (01) : 6 - 9
  • [10] Hore Alain, 2010, Proceedings of the 2010 20th International Conference on Pattern Recognition (ICPR 2010), P2366, DOI 10.1109/ICPR.2010.579