Statistically optimized VLSI architecture for buffer for EBCOT in JPEG2000 encoder

被引:0
|
作者
Gupta, AK [1 ]
Nooshabadi, S [1 ]
Montiel-Nelson, J [1 ]
机构
[1] Univ New S Wales, Sydney, NSW, Australia
来源
关键词
JPEG2000; Buffer Design; VLSI architecture; EBCOT block coder; Concurrent symbol Processing;
D O I
10.1117/12.608585
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present the VLSI architecture for the buffer for tier-I of EBCOT encoder of JPEG2000. The buffer allows the integration of bit-plane coder and arithmetic coder module employing concurrent symbol processing technique. The buffer architecture is optimized by exploiting the natural image statistics to optimally choose the buffer length parameter. The overall architecture is implemented using Altera FPGA and experimental results show a savings of 59% in the hardware cost with minimal reduction in the overall throughput.
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [1] A VLSI architecture of EBCOT encoder for JPEG2000
    Liu, LB
    Li, DJ
    Zhang, L
    Wang, ZH
    Chen, HY
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 882 - 885
  • [2] Efficient VLSI architecture for buffer used in EBCOT of JPEG2000 encoder
    Gupta, AK
    Nooshabadi, S
    Taubman, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4361 - 4364
  • [3] VLSI architecture of EBCOT Tier-2 encoder for JPEG2000
    Liu, L
    Wang, ZH
    Chen, N
    Zhang, L
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 225 - 228
  • [4] Efficient VLSI Architecture of JPEG2000 Encoder
    Guo, Jie
    Li, Yunsong
    Liu, Kai
    Lei, Jie
    Wu, Chengke
    2013 6TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), VOLS 1-3, 2013, : 192 - 197
  • [5] JPEG2000 encoder architecture design with fast EBCOT algorithm
    Tsai, TH
    Tsai, AT
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 279 - 282
  • [6] VLSI architectuire of EBCOT Tier-2 encoder for JPEG2000
    Liu, LB
    Chen, N
    Zhang, L
    Wang, ZH
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 223 - 226
  • [7] Performance analysis and architecture design for parallel EBCOT encoder of JPEG2000
    Zhang, Yi-Zhen
    Xu, Chao
    Wang, Wen-Tao
    Chen, Liang-Bin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2007, 17 (10) : 1336 - 1347
  • [8] EBCOT coprocessing architecture for JPEG2000
    Zhang, HK
    Fritts, J
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2004, PTS 1 AND 2, 2004, 5308 : 1333 - 1340
  • [9] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong (National Key Lab of Integrated Service Networks
    Journal of Electronics(China), 2006, (01) : 89 - 93
  • [10] Fast EBCOT encoder architecture for JPEG 2000
    Rathi, Somya
    Wang, Zhongfeng
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 595 - 599