Optimal path routing in single- and multiple-clock domain systems

被引:12
作者
Hassoun, S [1 ]
Alpert, CJ
机构
[1] Tufts Univ, Dept Comp Sci, Medford, MA 02155 USA
[2] IBM Corp, Austin Res Labs, Austin, TX 78758 USA
基金
美国安德鲁·梅隆基金会; 美国国家科学基金会;
关键词
algorithms; integrated circuit interconnection; multiple-clock domain system; routing; signal synthesis; single-clock domain system; system-on-chip (SoC);
D O I
10.1109/TCAD.2003.818378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Shrinking process geometries and the increasing use of intellectual property components in system-on-chip designs give rise to new problems in routing and buffer insertion. A particular concern is that cross-chip routing will require multiple clock cycles. Another is the integration of independently clocked components. This paper explores simultaneous routing and buffer insertion in the context of single- and multiple-clock domains. We present two optimal and efficient polynomial algorithms that build upon the dynamic programming fast path framework. The first algorithm solves the problem of finding the minimum latency path for a single-clock domain system. The second considers routing between two components that are locally synchronous yet globally asynchronous to each other. Both algorithms can be used for interconnect planning. Experimental results verify the correctness and practicality of our approach.
引用
收藏
页码:1580 / 1588
页数:9
相关论文
共 17 条
[1]   Steiner tree optimization for buffers, blockages, and bays [J].
Alpert, CJ ;
Gandham, G ;
Hu, J ;
Neves, JL ;
Quay, ST ;
Sapatnekar, SS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (04) :556-562
[2]  
CARLONI L, 1999, P IEEE INT C COMP AI
[3]  
Chapiro D. M., 1984, THESIS STANFORD U ST
[4]  
Chelcea T, 2001, DES AUT CON, P21, DOI 10.1109/DAC.2001.935470
[5]   Concurrent flip-flop and repeater insertion for high performance integrated circuits [J].
Cocchini, P .
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, :268-273
[6]   Interconnect performance estimation models for design planning [J].
Cong, J ;
Pan, Z .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) :739-752
[7]  
CONG J, 2002, P INT S PHYS DES, P170
[8]  
CONG J, 1999, P INT C COMP AID DES, P163
[9]  
HASSOUN S, 2003, P IEEE INT S CIRC SY
[10]  
HEMANI A, 1999, P ACM IEEE DES AUT C