A Mostly-Digital Variable-Rate Continuous-Time Delta-Sigma Modulator ADC

被引:158
作者
Taylor, Gerry [1 ]
Galton, Ian [1 ]
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92092 USA
关键词
Continuous-time delta-sigma modulator; delta-sigma ADC; VCO ADC; BANDWIDTH; 12-BIT;
D O I
10.1109/JSSC.2010.2073193
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a reconfigurable continuous-time delta-sigma modulator for analog-to-digital conversion that consists mostly of digital circuitry. It is a voltage-controlled ring oscillator based design with new digital background calibration and self-cancelling dither techniques applied to enhance performance. Unlike conventional delta-sigma modulators, it does not contain analog integrators, feedback DACs, comparators, or reference voltages, and does not require a low-jitter clock. Therefore, it uses less area than comparable conventional delta-sigma modulators, and the architecture is well-suited to IC processes optimized for fast digital circuitry. The prototype IC is implemented in 65 nm LP CMOS technology with power dissipation, output sample-rate, bandwidth, and peak SNDR ranges of 8-17 mW, 0.5-1.15 GHz, 3.9-18 MHz, and 67-78 dB, respectively, and an active area of 0.07 mm(2).
引用
收藏
页码:2634 / 2646
页数:13
相关论文
共 19 条
[1]  
ADAMS R, 1998, IEEE ISSCC, P62
[2]   SIMULATING AND TESTING OVERSAMPLED ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
KARMANN, KP ;
MARTIN, H ;
WOOLEY, BA .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (06) :668-674
[3]  
Dhanasekaran V., 2009, ISSCC Dig. Techn. Papers, P174
[4]   GRANULAR QUANTIZATION NOISE IN A CLASS OF DELTA-SIGMA MODULATORS [J].
GALTON, I .
IEEE TRANSACTIONS ON INFORMATION THEORY, 1994, 40 (03) :848-859
[5]  
GALTON I, 2010, IEEE INT SOL STAT CI, P298
[6]   Delta-sigma modulators using frequency-modulated intermediate values [J].
Hovin, M ;
Olsen, A ;
Lande, TS ;
Toumazou, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) :13-22
[7]   The architecture of delta sigma analog-to-digital converters using a voltage-controlled oscillator as a multibit quantizer [J].
Iwata, A ;
Sakimura, N ;
Nagata, M ;
Morie, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (07) :941-945
[8]  
Kim JW, 2006, IEEE INT SYMP CIRC S, P3934
[9]   Dynamics and Performance Modeling of Multi-Stage Manufacturing Systems using Nonlinear Stochastic Differential Equations [J].
Mittal, Utkarsh ;
Yang, Hui ;
Bukkapatnam, Satish T. S. ;
Barajas, Leandro G. .
2008 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION SCIENCE AND ENGINEERING, VOLS 1 AND 2, 2008, :498-+
[10]   A 20-mW 640-MHz CMOS continuous-time ΣΔ ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB [J].
Mitteregger, Gerhard ;
Ebner, Christian ;
Mechnig, Stephan ;
Blon, Thomas ;
Holuigue, Christophe ;
Romani, Ernesto .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2641-2649