Board-Level Power Integrity Analysis for Complex High-Speed Printed Circuit Boards

被引:0
|
作者
Kamran, Kamran [1 ]
Shahzad, Gul [1 ]
Mughal, M. Rizwan [2 ]
Ahmed, Fayyaz [1 ]
Khan, Bilal M. [1 ]
机构
[1] Natl Univ Sci & Technol NUST, Islamabad, Pakistan
[2] Inst Space Technol, Islamabad, Pakistan
关键词
Power Delivery Network (PDN); Signal Integrity (SI); Power Integrity (PI); Electromagnetic Compliance (EMC); Conducted Emissions (CE); Radiated Emissions (RE);
D O I
10.1109/SPI54345.2022.9874933
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
with the increasing speed and complexity of high-performance printed circuit boards, designing a robust Power Delivery Network (PDN) has become the inevitable requirement for the stable and reliable operation of high-speed electronics. On the contrary, poorly designed PDN not only cause various signal integrity (SI) issues but also intensify Conducted and Radiated Emissions (CE & RE) failing EMC compliance at later stages of product design. Therefore, it is pertinent to identify and mitigate potential board-level power integrity (PI) issues before fabrication to prevent iterative hardware prototyping and testing after fabrication. In this work, post-layout PI analysis and optimization flow is presented for a complex high-speed FPGA based data processing board. The analysis is performed in the frequency domain (FD) using the industry's proven electromagnetic (EM) solver tools, while FD data is imported back in the time domain (TD) to assess and improve the transient response of signal switching noise (SSN).
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Electromagnetic modeling and signal integrity simulation of power/ground networks in high speed digital packages and printed circuit boards
    Yuan, FY
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 421 - 426
  • [32] Analysis of crosstalk in high speed and high frequency printed circuit board
    Ghosh, Avali
    Das, Sisir Kumar
    Das, Annapurna
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (09) : 1465 - 1481
  • [33] Study on board-level simultaneous switching noise reduction of power grid high-speed data acquisition system
    Zhang, Bin
    Zhang, Donglai
    Jia, Yiting
    Dianwang Jishu/Power System Technology, 2012, 36 (03): : 269 - 276
  • [34] Failure Analysis of Halogen-Free Printed Circuit Board Assembly Under Board-Level Drop Test
    Chang, Hung-Jen
    Zhan, Chau-Jie
    Chang, Tao-Chih
    Chou, Jung-Hua
    JOURNAL OF ELECTRONIC PACKAGING, 2012, 134 (01)
  • [35] Analyze and Design High-Speed Power Delivery Networks Using New Multiinput Impedances in Printed Circuit Boards
    Zhang, Mu-Shui
    Li, Yu-Shan
    Li, Li-Ping
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (07) : 1818 - 1831
  • [36] Signal integrity considerations for high speed data transmission in a printed circuit board system
    Cohen, T
    Patel, G
    Rothstein, K
    1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 36 - 41
  • [37] Analysis of Signal Integrity/Power Integrity in Multilayer Printed Circuit Board and Two Improving Methods
    Kang, Hee-do
    Kim, Hyun
    Yook, Jong-Gwan
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 210 - +
  • [38] HIGH SPEED DIGITAL PRINTED CIRCUIT BOARDS.
    Keeler, Robert
    Electronic Packaging and Production, 1986, 26 (01): : 140 - 145
  • [39] Board-level Reliability of Core less Flip Chip Package Assembled on a Printed Circuit Board
    Chang, Tao-Chih
    Juang, Jin-Ye
    Chang, Hung-Jen
    Chuang, Chun-Chih
    Zhan, Chau-Jie
    Hung, Yin-Po
    Yang, Tsung-Fu
    Li, Wei
    Chung, Su-Ching
    Chou, Jung-Hua
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 150 - 153
  • [40] Ultimate noise isolation in high-speed digital systems on packages and printed circuit boards
    Choi, J.
    ELECTRONICS LETTERS, 2013, 49 (09) : 594 - U47