A 10-bit 50 MS/s SAR ADC in 65 nm CMOS with on-chip reference voltage buffer

被引:7
作者
Harikumar, Prakash [1 ]
Wikner, J. Jacob [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
关键词
SAR ADC; On-chip reference voltage buffer; Bootstrapped switches; NOISE-ANALYSIS; CONVERTER;
D O I
10.1016/j.vlsi.2015.01.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design of a 10-bit, 50 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with an on-chip reference voltage buffer implemented in 65 nm CMOS process. The speed limitation on SAR ADCs with off-chip reference voltage and the necessity of a fast-settling reference voltage buffer are elaborated. Design details of a high-speed reference voltage buffer which ensures precise settling of the DAC output voltage in the presence of bondwire inductances are provided. The ADC uses bootstrapped switches for input sampling, a double-tail high-speed dynamic comparator and split binary-weighted capacitive array charge redistribution DACs. The split binary-weighted array DAC topology helps us to achieve low area and less capacitive load and thus enhances power efficiency. Top-plate sampling is utilized in the DAC to reduce the number of switches. In post-layout simulation which includes the entire pad frame and associated parasitics, the ADC achieves an ENOB of 9.25 bits at a supply voltage of 1.2 V, typical process corner and sampling frequency of 50 MS/s for near-Nyquist input. Excluding the reference voltage buffer, the ADC consumes 697 ON and achieves an energy efficiency of 25 fj/conversion-step while occupying a core area of 0.055 mm(2). (C) 2015 Elsevier ay. All rights reserved.
引用
收藏
页码:28 / 38
页数:11
相关论文
共 42 条
  • [1] A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter
    Abo, AM
    Gray, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 599 - 606
  • [2] Adeniran O., 2004, P IEEE INT S CIRC SY
  • [3] Agnes A., 2008, IEEE INT SOLID STATE, P246
  • [4] Allen P.E., 2009, CMOS Analog Circuit Design, V2nd
  • [5] Anderson T.O., 1972, The Deep Space Network Progress Report, TR 32-1526, November and December 1972, V13, P168
  • [6] [Anonymous], 2012, 2012 ASIA PACIFIC PO
  • [7] Baker R. J., 2010, Cmos Circuit Design, Layout, and Simulation, V3rd
  • [8] Noise Analysis and Simulation Method for a Single-Slope ADC With CDS in a CMOS Image Sensor
    Cheon, Jimin
    Han, Gunhee
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (10) : 2980 - 2987
  • [9] A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction
    Cho, Sang-Hyun
    Lee, Chang-Kyo
    Kwon, Jong-Kee
    Ryu, Seung-Tak
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) : 1881 - 1892
  • [10] Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970