A 10-bit 200-kS/s 1.76-μW SAR ADC with Hybrid CAP-MOS DAC for Energy-Limited Applications

被引:0
作者
Zhang, Hongshuai [1 ]
Zhang, Hong [1 ]
Song, Yan [1 ]
Zhang, Ruizhi [1 ]
机构
[1] Xi An Jiao Tong Univ, Sch Microelect, Xian 710049, Shaanxi, Peoples R China
来源
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2018年
关键词
analog to digital converter; energy efficient; area efficient; low voltage; hybrid; CAP-MOS; SAR;
D O I
10.1109/ISCAS.2018.8351169
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power and area efficient 10-bit SAR ADC with hybrid capacitive-MOS consisting of a 7-bit MSB capacitive DAC (CDAC) and a 3-bit LSB MOS DAC, which consumes less power and much smaller chip area than a pure CDAC. Instead of using a string of 8 MOS transistors to control one unit capacitor, the 3-bit LSB MOS DAC is realized by a MOS string with 4 native MOS transistors to control 2 unit capacitors, which allows higher voltage drop and more reliable operation for each unit MOS. The overall energy consumption of the proposed CAP-MOS DAC is reduced by 56.2% compared with a Vcm-based 10-bit pure CDAC. Under a 200-kS/s conversion rate, the prototype 10-bit SAR ADC is implemented in a 0.18-mu m CMOS technology, showing an SNDR/SFDR of 56.91 dB/68.56 dB at 99-kHz input under a 0.6-V power-supply, while consuming 1.76 mu W at 200 kS/s for a FoM of 15.38 fJ/step. The peak DNL and INL are +0.27/-0.21 LSB and +0.43/-0.45 LSB, respectively. The ADC occupies a small active area of 0.097 mm(2).
引用
收藏
页数:5
相关论文
共 9 条
  • [1] A 0.7-V 0.6-μW 100-kS/s Low-Power SAR ADC With Statistical Estimation-Based Noise Reduction
    Chen, Long
    Tang, Xiyuan
    Sanyal, Arindam
    Yoon, Yeonam
    Cong, Jie
    Sun, Nan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (05) : 1388 - 1398
  • [2] Chen L, 2014, PROC EUR SOLID-STATE, P219, DOI 10.1109/ESSCIRC.2014.6942061
  • [3] A 0.3 V 10-bit 1.17 f SAR ADC With Merge and Split Switching in 90 nm CMOS
    Lin, Jin-Yi
    Hsieh, Chih-Cheng
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) : 70 - 79
  • [4] Liou CY, 2013, ISSCC DIG TECH PAP I, V56, P280, DOI 10.1109/ISSCC.2013.6487735
  • [5] Sedighi B, 2012, IEEE I C ELECT CIRC, P508, DOI 10.1109/ICECS.2012.6463697
  • [6] A Charge Recycling SAR ADC With a LSB-Down Switching Scheme
    Sun, Lei
    Li, Bing
    Wong, Alex K. Y.
    Wai Tung Ng
    Pun, Kong Pang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 356 - 365
  • [7] D/A conversion networks for high-resolution SAR A/D converters
    Tong, X. Y.
    Zhu, Z. M.
    Yang, Y. T.
    Liu, L. X.
    [J]. ELECTRONICS LETTERS, 2011, 47 (03) : 169 - U653
  • [8] A 10 bit SAR ADC With Data-Dependent Energy Reduction Using LSB-First Successive Approximation
    Yaul, Frank M.
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2825 - 2834
  • [9] A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS
    Zhu, Yan
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1111 - 1121