CMOS STRESS SENSOR FOR 3D INTEGRATED CIRCUITS: THERMO-MECHANICAL EFFECTS OF THROUGH SILICON VIA (TSV) ON SURROUNDING SILICON

被引:0
作者
Ewuame, Komi Atchou [1 ,2 ]
Fiori, Vincent [1 ]
Inal, Karim [2 ]
Bouchard, Pierre-Olivier [2 ]
Gallois-Garreignot, Sebastien [1 ]
Lionti, Sylvain [1 ]
Tavernier, Clement [1 ]
Jaouen, Herve [1 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] Mines ParisTech, CEMEF, F-06904 Sophia Antipolis, France
来源
2014 15TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work aims at determining thermomechanical stresses induced by annealed copper filled Through Silicon Via (TSV) in single crystalline silicon by using MOS (Metal Oxide Semiconductor) rosette sensors. These sensors were specifically designed and embedded. Through the piezoresistive relations, the stress tensor was evaluated by carrying out electrical measurements on test vehicle. The MOS stress sensors would have been needed to be calibrated: first results of the calibration were obtained however, since they were still partial, they were not used to make the bridge from electric to mechanic quantities. Experimental findings were based on the direct calculation of stresses from electrical measurements data and literature piezoresistive coefficients. In order to get only the TSV contribution and to suppress the manufacturing process variability contribution, an optimization calculation was needed. A finite element approach was also adopted to evaluate numerically the stresses induced by TSV. The stress values obtained from the optimization are in the range of the ones obtained by simulation in the sensor area. Thus, it can be stated that the methodology is relevant, and the results will be confirmed by extracting the true piezoresistive coefficients for the embedded MOS. Once calibration performed, the piezoresistive coefficients should enable getting more accurate stress values. At this stage, the quite good agreement between numerical and experimental results seems promising.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] Development and Prospect of Coaxial Through-Silicon Via in 3D Integrated Circuits
    Junkai Ma
    Guangbao Shan
    Guoliang Li
    Zheng Liu
    Weihua Fan
    [J]. 2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [22] Simulation 3D TSV for Stress-Strain Characteristics under Mechanical and Thermo-mechanical Loading
    Lan, Jia-Shen
    Wu, Mei-Ling
    [J]. 2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 234 - 237
  • [23] Design and Realize of 3D Integration of a Pressure Sensor System with Through Silicon Via (TSV) Approach
    Wang, Tao
    Cai, Jian
    Wang, Qian
    Zhang, Hao
    Wang, Zheyao
    [J]. 2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 40 - 43
  • [24] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Benjamin Backes
    Colin McDonough
    Larry Smith
    Wei Wang
    Robert E. Geer
    [J]. Journal of Electronic Testing, 2012, 28 : 53 - 62
  • [25] Simulation Methodology and Evaluation of Through Silicon Via (TSV)-FinFET Noise Coupling in 3-D Integrated Circuits
    Gaynor, Brad D.
    Hassoun, Soha
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1499 - 1507
  • [26] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Backes, Benjamin
    McDonough, Colin
    Smith, Larry
    Wang, Wei
    Geer, Robert E.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 53 - 62
  • [27] Thermal Management of 3D IC Integration with TSV (Through Silicon Via)
    Lau, John H.
    Yue, Tang Gong
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 635 - +
  • [28] Overview and outlook of through-silicon via (TSV) and 3D integrations
    Lau, John H.
    [J]. MICROELECTRONICS INTERNATIONAL, 2011, 28 (02) : 8 - 22
  • [29] A Fast Simulation Framework for Full-Chip Thermo-Mechanical Stress and Reliability Analysis of Through-Silicon-Via Based 3D ICs
    Mitra, Joydeep
    Jung, Moongon
    Ryu, Suk-Kyu
    Huang, Rui
    Lim, Sung-Kyu
    Pan, David Z.
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 746 - 753
  • [30] 3D Packaging with Through Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Su, Nandar
    Hnin, Wai Yin
    Kripesh, Vaidyanathan
    Pinjala
    Lau, John H.
    Chuan, Toh Kok
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1153 - +