A low-power small-area ±7.28-ps-jitter 1-GHz DLL-based clock generator

被引:73
作者
Kim, C
Hwang, IC
Kang, SM
机构
[1] IBM Corp, Microelect Div, Austin, TX 78758 USA
[2] Samsung Elect Corp, Yongin, South Korea
[3] Univ Calif Santa Cruz, Baskin Sch Engn, Santa Cruz, CA 95064 USA
关键词
clock generator; delay-locked loops (DLLs); frequency multiplication; limited locking range; low jitter; phase detector (PD);
D O I
10.1109/JSSC.2002.803936
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a delay-locked loop (DLL)-based clock generator is presented. Although a DLL-based clock generator requires a clean reference signal, it has several inherent advantages over conventional phase-locked-loop-based clock generators, i.e., no jitter accumulation, fast locking, stable loop operation, and easy integration of the loop filter. We propose a phase detector with a reset circuitry and a new frequency multiplier to overcome the limited locking range and frequency multiplication problems of the conventional DLL-based system. Fabricated in a 0.35-mum CMOS process, our DLL-based clock generator occupies 0.07 mm(2) of area and consumes 42.9 mW of power. It operates in the frequency range of 120 MHz-1.1 GHz and has a measured cycle-to-cycle jitter of +/- 7.28 ps at 1 GM. The die area, peak-to-peak, and rms jitter are the smallest compared to those of reported high-frequency clock multipliers.
引用
收藏
页码:1414 / 1420
页数:7
相关论文
共 18 条
[1]   A WIDE-BANDWIDTH LOW-VOLTAGE PLL FOR POWERPC(TM) MICROPROCESSORS [J].
ALVAREZ, J ;
SANCHEZ, H ;
GEROSA, G ;
COUNTRYMAN, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (04) :383-391
[2]   A low-jitter PLL clock generator for microprocessors with lock range of 340-612 MHz [J].
Boerstler, DW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (04) :513-519
[3]  
BOERSTLER DW, 1998, P IEEE S VLSI CIRC, P212
[4]   A 900-MHz local oscillator using a DLL-based frequency multiplier technique for PCS applications [J].
Chien, G ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1996-1999
[5]   CMOS DLL-based 2-V 3.2-ps jitter 1-GHz clock synthesizer and temperature-compensated tunable oscillator [J].
Foley, DJ ;
Flynn, MP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :417-423
[6]   High-speed electrical signaling: Overview and limitations [J].
Horowitz, M ;
Yang, CKK ;
Sidiropoulos, S .
IEEE MICRO, 1998, 18 (01) :12-24
[7]  
INGINO JM, 2001, IEEE INT SOL STAT CI, P392
[8]  
KIM B, 1994, P ISCAS JUN, P151
[9]   PLL-BASED BICMOS ON-CHIP CLOCK GENERATOR FOR VERY HIGH-SPEED MICROPROCESSOR [J].
KURITA, K ;
HOTTA, T ;
NAKANO, T ;
KITAMURA, N .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) :585-589
[10]   Low-power area-efficient high-speed I/O circuit techniques [J].
Lee, MJE ;
Dally, WJ ;
Chiang, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1591-1599