Performance driven synthesis for pass-transistor logic

被引:3
|
作者
Liu, TH [1 ]
Ganai, MK [1 ]
Aziz, A [1 ]
Burns, JL [1 ]
机构
[1] Univ Texas, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
D O I
10.1109/ICVD.1999.745184
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Far many digital designs, implementation in pass-transistor logic (PTL) has been shown to be superior in terms of area, timing, and power characteristics to static CMOS. Binary Decision Diagrams (BDDs) have been used for PTL synthesis because of the close relationship between BDDs and Pm. Thus far; BDD optimization for PTL synthesis has targeted minimizing the number of BDD nodes. This strategy leads to smaller PTL implementations, brit it carl result irt circuits of poor performance. In this paper; we model the delay of PTL circuits derived from BDDs, and propose procedures to reduce the worst-case delay or the area-delay product of such circuits. The experimental results show a significant improvement in the delay (30%) or area-delay product (24%) for the ISCAS benchmark circuits.
引用
收藏
页码:372 / 377
页数:6
相关论文
共 50 条
  • [1] PASS-TRANSISTOR LOGIC DESIGN
    ALASSADI, W
    JAYASUMANA, AP
    MALAIYA, YK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (04) : 739 - 749
  • [2] DIFFERENTIAL PASS-TRANSISTOR LOGIC
    PASTERNAK, JH
    SALAMA, CAT
    IEEE CIRCUITS AND DEVICES MAGAZINE, 1993, 9 (04): : 23 - 28
  • [3] Area-oriented synthesis for Pass-Transistor Logic
    Chaudhry, R
    Liu, TH
    Aziz, A
    Burns, JL
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 160 - 167
  • [4] Synthesis of high-speed pass-transistor logic
    Oklobdzija, VG
    Duchene, B
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (11): : 974 - 976
  • [5] High-performance multiplexer-based logic synthesis using pass-transistor logic
    Hsiao, SF
    Yeh, JS
    Chen, DY
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 325 - 328
  • [6] High-performance multiplexer-based logic synthesis using pass-transistor logic
    Hsiao, SF
    Yeh, JS
    Chen, DY
    VLSI DESIGN, 2002, 15 (01) : 417 - 426
  • [7] Differential and pass-transistor CMOS logic for high performance systems
    Oklobdzija, VG
    MICROELECTRONICS JOURNAL, 1998, 29 (10) : 679 - 688
  • [8] PTM: Technology mapper for pass-transistor logic
    Zhuang, N
    Scotti, MV
    Cheung, PYK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1999, 146 (01): : 13 - 19
  • [9] CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC DESIGN
    PASTERNAK, JH
    SHUBAT, AS
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) : 216 - 222
  • [10] Differential and pass-transistor CMOS logic for high-performance systems
    Oklobdzija, VG
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 803 - 810