A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration

被引:210
作者
El-Chammas, Manar [1 ]
Murmann, Boris [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
A/D conversion; calibration; flash ADCs; time-interleaving; CONVERTER; RECEIVER;
D O I
10.1109/JSSC.2011.2108125
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 12-GS/s 5-bit time-interleaved flash ADC realized in 65-nm CMOS. To improve the dynamic performance at high input frequencies, a statistics-based background calibration scheme for timing skew is employed. The timing skew is detected in the digital domain through a correlation-based algorithm and minimized by adjusting digitally controlled delay lines. In order to minimize power consumption, we employ near minimum size comparators, whose offset is reduced through foreground calibrated trim-DAC circuitry. With the timing calibration activated, the skew-related impairments are reduced by 12 dB at high input frequencies, resulting in an SNDR of 25.1 dB near Nyquist. The prototype IC consumes 81 mW from a 1.1 V supply, yielding a figure-of-merit of 0.35 pJ/conversion-step at low input frequencies, and 0.46 pJ/conversion-step for inputs near Nyquist.
引用
收藏
页码:838 / 847
页数:10
相关论文
共 35 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]   An 8 x 5 Gb/s Parallel Receiver With Collaborative Timing Recovery [J].
Agrawal, Ankur ;
Liu, Andrew ;
Hanumolu, Pavan Kumar ;
Wei, Gu-Yeon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) :3120-3130
[3]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[4]  
BOSSCHE MV, 1986, IEEE T CIRCUITS SYST, V33, P775
[5]   Mixed-Signal Clock-Skew Calibration Technique for Time-Interleaved ADCs [J].
Camarero, David ;
Ben Kalaia, Karim ;
Naviner, Jean-Francois ;
Loumeau, Patrick .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) :3676-3687
[6]   A 3b 40GS/s ADC-DAC in 0.12μm SiGe [J].
Cheng, W ;
Ali, W ;
Choi, MJ ;
Liu, K ;
Tat, T ;
Devendorf, D ;
Linder, L ;
Stevens, R .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :262-263
[7]  
El-Chammas M, 2010, THESIS STANFORD U ST
[8]   General Analysis on the Impact of Phase-Skew in Time-Interleaved ADCs [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (05) :902-910
[9]   Advantages of shift registers over DLLs for flexible low jitter multiphase clock generation [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Nauta, Bram .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (03) :244-248
[10]  
Greshishchev Yuriy M., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P390, DOI 10.1109/ISSCC.2010.5433972