Design and implementation of a FFT/IFFT soft IP generator for OFDM system

被引:1
作者
Tsai, TH [1 ]
Peng, CC [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Chungli, Taiwan
来源
ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS | 2005年
关键词
D O I
10.1109/ICCE.2005.1429879
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we design an automatic generation environment for hardware accelerator of Fast Fourier Transform (FFT) and inverse Fast Fourier Transform (IFFT) with various parameters. The target application is the FFT/IFFT core from 8 to 8192 points for OFDM systems. With different input parameters and constrains, our FFT/IFFT Soft IP generator can automatically generate a complete design results including the synthesizable Verilog HDL code, test bench, and synthesis scripts files. We also produce the on-chip-bus interface circuit compliant with the AMBA protocol and associated device driver so that the generated IP is ready for system-on-chip (SOC) integration. Therefore, not only reducing the time-to-market development cost, the proposed design can provide a reuse and programmable IP core which is suitable for the SoC applications.
引用
收藏
页码:385 / 386
页数:2
相关论文
共 50 条
  • [21] VLSI implementation of an area and energy efficient FFT/IFFT core for MIMO-OFDM applications
    Elango, Konguvel
    Muniandi, Kannan
    ANNALS OF TELECOMMUNICATIONS, 2020, 75 (5-6) : 215 - 227
  • [22] VLSI implementation of an area and energy efficient FFT/IFFT core for MIMO-OFDM applications
    Konguvel Elango
    Kannan Muniandi
    Annals of Telecommunications, 2020, 75 : 215 - 227
  • [23] FFT/IFFT implementation using Vivado™ HLS
    Salaskar, Amit
    Chandrachoodan, Nitin
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [24] MIMO-OFDM LTE System based on a parallel IFFT/FFT on a multiprocessor platform
    Jallouli, Kais
    Hasnaoui, Ndazer
    Diguet, Jean-Philippe
    Monemi, Alireza
    Hasnaoui, Salem
    2022 INTERNATIONAL WIRELESS COMMUNICATIONS AND MOBILE COMPUTING, IWCMC, 2022, : 89 - 95
  • [25] Automatic IP Generation of FFT/IFFT Processors with Word-Length Optimization for MIMO-OFDM Systems
    Tsai, Pei-Yun
    Chen, Chia-Wei
    Huang, Meng-Yuan
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2011,
  • [26] Design and implementation of a soft IP generator for high-speed Viterbi decoders
    Lee, Seongjoo
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 2, PROCEEDINGS, 2008, : 568 - 572
  • [27] Automatic IP Generation of FFT/IFFT Processors with Word-Length Optimization for MIMO-OFDM Systems
    Pei-Yun Tsai
    Chia-Wei Chen
    Meng-Yuan Huang
    EURASIP Journal on Advances in Signal Processing, 2011
  • [28] Implementation of OFDM modulator and demodulator subsystems using 16 point FFT/IFFT pipeline arhitecture in FPGA
    Bhattacharya, Jayanta
    De, Supratik
    Bose, Soumyadeep
    Banerjee, Indrajit
    Bhuniya, Tridib
    Karmakar, Rahit
    Mandal, Kaustav
    Sinha, Richa
    Roy, Anubhav
    Chaudhuri, Anusha
    2017 8TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2017, : 295 - 300
  • [29] DESIGN AND ANALYSIS OF COST-EFFICIENT IFFT/FFT PROCESSOR CHIP FOR WIRELESS OFDM SYSTEMS
    Chen, Ting-Yuan
    Lin, Yi-Hsien
    Wu, Chih-Feng
    Wang, Chorng-Kuang
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 760 - 763
  • [30] Implementation of a FFT/IFFT module on FPGA:: Comparison of methodologies
    Viejo, J.
    Millan, A.
    Bellido, M. J.
    Ostua, E.
    Ruiz-de-Clavijo, P.
    Munoz, A.
    2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 7 - 11