Fast and Accurate SER Estimation for Large Combinational Blocks in Early Stages of the Design

被引:5
作者
Anglada, Marti [1 ]
Canal, Ramon [1 ]
Aragon, Juan L. [2 ]
Gonzalez, Antonio [1 ]
机构
[1] Univ Politecn Cataluna, Dept Arquitectura Comp, C Jordi Girona 1-3, Barcelona 08034, Spain
[2] Univ Murcia, Comp Engn Dept, Campus Espinardo, Murcia 30100, Spain
来源
IEEE TRANSACTIONS ON SUSTAINABLE COMPUTING | 2021年 / 6卷 / 03期
关键词
Circuit faults; Logic gates; Estimation; Integrated circuit modeling; Computational modeling; Transient analysis; Timing; Combinational logic; microprocessor; reliability; soft errors; RELIABILITY EVALUATION; ESTIMATING SIGNAL; FAULT INJECTION; MONTE-CARLO; ERROR; LOGIC; ENHANCEMENT; ALGORITHM;
D O I
10.1109/TSUSC.2018.2886640
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Soft Error Rate (SER) estimation is an important challenge for integrated circuits because of the increased vulnerability brought by technology scaling. This paper presents a methodology to estimate in early stages of the design the susceptibility of combinational circuits to particle strikes. In the core of the framework lies MASkIt, a novel approach that combines signal probabilities with technology characterization to swiftly compute the logical, electrical, and timing masking effects of the circuit under study taking into account all input combinations and pulse widths at once. Signal probabilities are estimated applying a new hybrid approach that integrates heuristics along with selective simulation of reconvergent subnetworks. The experimental results validate our proposed technique, showing a speedup of two orders of magnitude in comparison with traditional fault injection estimation with an average estimation error of 5 percent. Finally, we analyze the vulnerability of the Decoder, Scheduler, ALU, and FPU of an out-of-order, superscalar processor design.
引用
收藏
页码:427 / 440
页数:14
相关论文
共 68 条
[21]  
Garey M. R., 1979, Computers and intractability. A guide to the theory of NP-completeness
[22]  
Garg R, 2008, DES AUT CON, P918
[23]   DRAM Scaling Error Evaluation Model Using Various Retention Time [J].
Gong, Seong-Lyong ;
Kim, Jungrae ;
Erez, Mattan .
2017 47TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS WORKSHOPS (DSN-W 2017), 2017, :177-183
[24]  
Hamad GB, 2015, IEEE INT ON LINE, P1, DOI 10.1109/IOLTS.2015.7229818
[25]  
Han J, 2005, P C NAN, P269
[26]   A Fault-Tolerant Technique Using Quadded Logic and Quadded Transistors [J].
Han, Jie ;
Leung, Eugene ;
Liu, Leibo ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) :1562-1566
[27]  
Holcomb D, 2009, DES AUT TEST EUROPE, P785
[28]  
Kiamehr S, 2013, IEEE VLSI TEST SYMP
[29]  
Kimi Y, 2015, IEEE INT ON LINE, P23, DOI 10.1109/IOLTS.2015.7229822
[30]  
Kriebel F, 2015, DES AUT TEST EUROPE, P824