Low-Capacitance Low-Voltage Triggered SCR ESD Clamp Using nMOS With Asymmetric Drain for RF ICs

被引:2
|
作者
Park, Jae-Young [1 ]
Kim, Dae-Woo [1 ]
Son, Young-Sang [1 ]
Ha, Jong-Chan [1 ]
Song, Jong-Kyu [1 ]
Jang, Chang-Soo [1 ]
Jung, Won-Young [1 ]
机构
[1] Dongbu Hitek Co Ltd, Device Engn Team, Gyeonggi Do 420711, South Korea
关键词
Electrostatic discharge (ESD); human body model (HBM); low-voltage triggered silicon-controlled rectifier (LVTSCR); machine model (MM); RF integrated circuit (ICs); WAFFLE LAYOUT STRUCTURE; PROTECTION STRUCTURE; DESIGN; CMOS;
D O I
10.1109/TMTT.2010.2086067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel low-capacitance low-voltage triggered silicon-controlled rectifier (LC-LVTSCR) electrostatic discharge (ESD) clamp is proposed in a 0.13-mu m RF process. The proposed ESD clamp meets the ESD robustness and the RF requirement. The mechanism of the proposed LC-LVTSCR is investigated by T-CAD simulations, and a method to reduce the parasitic capacitance is presented. From the measurement, it was observed that the proposed ESD clamp has approximately 50% lower parasitic capacitance compared to the conventional LVTSCR device. The proposed ESD clamp was successfully used in a 2.4-GHz RF transceiver chip. The RF chip with the new proposed LC-LVTSCR passed a human body model 1-kV and machine model 100-V ESD test.
引用
收藏
页码:360 / 367
页数:8
相关论文
共 50 条
  • [31] Low-Capacitance SCR for On-Chip ESD Protection with High CDM Tolerance in 7nm Bulk FinFET Technology
    Peng, Po-Lin
    Chu, Li-Wei
    Tsai, Ming-Fu
    Su, Yu-Ti
    Lee, Jam-Wem
    Chen, Kuo-Ji
    Song, Ming-Hsiang
    2019 41ST ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2019,
  • [32] SCR-based ESD Protection Circuit with Low Trigger Voltage and High Robustness by Inserting the NMOS Structure
    Lee, Byung-Seok
    Koo, Yong-Seo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (03) : 300 - 304
  • [33] Novel Punch-through Diode Triggered SCR for Low Voltage ESD Protection Applications
    Bouangeune, Daoheung
    Vilathong, Sengchanh
    Cho, Deok-Ho
    Shim, Kyu-Hwan
    Leem, See-Jong
    Choi, Chel-Jong
    Journal of Semiconductor Technology and Science, 2014, 14 (06) : 797 - 801
  • [34] RC-SCR: A novel low-voltage ESD protection circuit with new triggering mechanism
    Feng, H
    Zhan, R
    Wu, Q
    Chen, G
    Guan, X
    Wang, AZ
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 97 - 100
  • [35] Design of a dual-directional diode-triggered SCR for low voltage ESD protection
    Xu Q.
    Liang H.
    Gu X.
    IEEJ Transactions on Electronics, Information and Systems, 2020, 140 (06) : 673 - 674
  • [36] A low-voltage triggering SCR for ESD protection in a 0.35um SiGe BiCMOS process
    Liao Changjun
    Cheng Hui
    Liu Jizhi
    Zhao Liu
    Tian Rui
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [37] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process
    Chiu, Po-Yen
    Ker, Ming-Dou
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 750 - +
  • [38] Low-voltage current differencing buffered amplifier using only NMOS transistors
    Dumawipata, Teerasilapa
    Tangsrirat, Worapong
    Surakampontorn, Wanlop
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 123 - 126
  • [39] Bidirectional Diode-Triggered Silicon-Controlled Rectifiers for Low-Voltage ESD Protection
    Liu, Wen
    Liou, Juin J.
    Yeh, Han-Chih
    Wang, Huei
    Li, You
    Yeo, Kiat Seng
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (10) : 1360 - 1362
  • [40] Design of high-voltage-tolerant power-rail ESD clamp circuit in low-voltage CMOS processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    Tang, Tien-Hao
    Su, Kuan-Cbeng
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 594 - +