Architecture optimization of SPAD integrated in 28 nm FD-SOI CMOS technology to reduce the DCR

被引:7
|
作者
Issartel, D. [1 ]
Gao, S. [1 ]
Pittet, P. [4 ]
Cellier, R. [2 ]
Golanski, D. [3 ]
Cathelin, A. [3 ]
Calmon, F. [1 ]
机构
[1] Univ Lyon, UMR5270, INL, CNRS,INSA Lyon, Villeurbanne, France
[2] Univ Lyon, UMR5270, INL, CNRS,CPE Lyon, Villeurbanne, France
[3] STMicroelectronics, Crolles, France
[4] Univ Lyon, UCBL, INL, CNRS,UMR5270, Villeurbanne, France
关键词
SPAD; FD-SOI CMOS; TCAD simulation; Avalanche process; Dark Count Rate-DCR; Shallow Trench isolation-STI;
D O I
10.1016/j.sse.2022.108297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a study of Single Photon Avalanche Diodes (SPAD) implemented in 28 nm Fully Depleted Silicon-On-Insulator (FD-SOI) CMOS technology based on transient TCAD simulations and Dark Count Rate (DCR) measurements. The integration of SPAD in this technology is currently being studied. This work allows for a better understanding of the mechanism behind the quite high DCR measured at relative low excess bias voltages with the initial FD-SOI SPAD design (asymptotic to 500 Hz/mu m(2) at 5% excess bias voltage). In this study, a TCAD transient simulation methodology is introduced to better understand SPAD behavior during the avalanche process. TCAD simulations revealed that Shallow Trench Isolation (STI) structures within the active area have a negative effect on avalanche quenching, because of slower carrier evacuation with possible occurrence of secondary avalanches in series. Based on this analysis and on previous optimization works, we propose a new architecture of the FD-SOI SPAD combining several modifications to achieve a lower DCR (asymptotic to 20 Hz/mu m(2) at 5% excess bias voltage measured with passive quenching).
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Avalanche Transient Simulations of SPAD integrated in 28nm FD-SOI CMOS Technology
    Issartel, D.
    Gao, S.
    Hagen, S.
    Pittet, P.
    Cellier, R.
    Golanski, D.
    Cathelin, A.
    Calmon, F.
    2021 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2021,
  • [2] A new sharp switch device integrated in 28 nm FD-SOI technology
    Bedecarrats, Thomas
    Fenouillet-Beranger, Claire
    Cristoloveanu, Sorin
    Galy, Philippe
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [3] Ring VCO Phase Noise Optimization by Pseudo-Differential Architecture in 28nm FD-SOI CMOS
    Gaidioz, David
    De Matos, Magali
    Cathelin, Andreia
    Deval, Yann
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [4] DTMOS Power Switch in 28 nm UTBB FD-SOI Technology
    Le Coz, J.
    Pelloux-Prayer, B.
    Giraud, B.
    Giner, F.
    Flatresse, P.
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [5] Total dose effects of 28nm FD-SOI CMOS transistors
    Kuang, Yong
    Bu, Jianhui
    Li, Bo
    Gao, Linchun
    Liang, Chunping
    Han, Zhengsheng
    Luo, Jiajun
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [6] Closed-Form Analysis of Metastability Voltage in 28 nm UTBB FD-SOI CMOS Technology
    Olivera, Fabian
    Petraglia, Antonio
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [7] Integration of an ultra-fast active quenching circuit with a monolithic 3D SPAD pixel in a 28 nm FD-SOI CMOS technology
    Lakeh, Mohammadreza Dolatpoor
    Kammerer, Jean-Baptiste
    Schell, Jean-Baptiste
    Issartel, Dylan
    Gao, Shaochen
    Cathelin, Andreia
    Dartigues, Alexandre
    Calmon, Francis
    Uhring, Wilfried
    SENSORS AND ACTUATORS A-PHYSICAL, 2023, 363
  • [8] 40 GHz VCO and Frequency Divider in 28 nm FD-SOI CMOS Technology for Automotive Radar Sensors
    Maiellaro, Giorgio
    Caruso, Giovanni
    Scaccianoce, Salvatore
    Giacomini, Mauro
    Scuderi, Angelo
    ELECTRONICS, 2021, 10 (17)
  • [9] A novel FVF-based GHz-range biquad in a 28 nm CMOS FD-SOI technology
    Lombardo, Matteo
    Centurelli, Francesco
    Monsurro, Pietro
    Trifiletti, Alessandro
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185
  • [10] Evaluation of Dual Mode Logic in 28nm FD-SOI Technology
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2775 - 2778