Reconfigurable Low-Density Parity-Check (LDPC) Decoder for Multi-Standard 60 GHz Wireless Local Area Networks

被引:2
|
作者
Lin, Cheng-Hung [1 ,2 ]
Su, Hsin-Hao [2 ]
Chen, Tang-Syun [2 ]
Lu, Cheng-Kai [3 ]
机构
[1] Yuan Ze Univ, Biomed Engn Res Ctr, Taoyuan 32003, Taiwan
[2] Yuan Ze Univ, Dept Elect Engn, Taoyuan 32003, Taiwan
[3] Natl Taiwan Normal Univ, Dept Elect Engn, Taipei 10610, Taiwan
关键词
error correction code; low-density parity-check code; min-sum algorithm; ASIC implementation; MIN-SUM ALGORITHM; EFFICIENT; CHIP;
D O I
10.3390/electronics11050733
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, a reconfigurable low-density parity-check (LDPC) decoder is designed with good hardware sharing for IEEE 802.15.3c, 802.11ad, and 802.11ay standards. This architecture flexibly supports 12 types of parity-check matrix. The switching network adopts an architecture that can flexibly switch between different inputs and achieves a low hardware complexity. The check node unit adopts a switchable 8/16/32 reconfigurable structure to match different row weights at different code rates and uses the normalised probability min-sum algorithm to simplify the structure of searching for the minimum value. Finally, the chip is implemented using the TSMC 40 nm CMOS process, based on the IEEE 802.11ad standard decoder, extended to support the IEEE 802.15.3c standard, and upwardly compatible with the next-generation advanced standard IEEE 802.11ay. The chip core size was 1.312 mm x 1.312 mm, the operating frequency was 117 MHz when the maximum number of iterations was five with the power consumption of 57.1 mW, and the throughput of 5.24 Gbps and 3.90 Gbsp was in the IEEE 802.11ad and 802.5.3c standards, respectively.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] Implementation of low-density parity-check codes decoder for CCSDS standard
    李晓枫
    安思宁
    詹天祥
    Journal of Beijing Institute of Technology, 2012, 21 (04) : 538 - 542
  • [2] Reconfigurable Turbo and Low-Density Parity-Check (LDPC) Decoding Accelerators for Powerline Communications*
    Lin, Cheng-Hung
    Shen, Jin-Kun
    Lu, Cheng-Kai
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (18)
  • [3] Simple reconfigurable Low-Density Parity-Check codes
    Liva, G
    Paolini, E
    Chiani, M
    IEEE COMMUNICATIONS LETTERS, 2005, 9 (03) : 258 - 260
  • [4] Low-density parity-check code(LDPC) schemes with BICM
    Zhang, HG
    Yuan, DF
    Ma, PM
    Yang, XM
    2003 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOL 1 AND 2, PROCEEDINGS, 2003, : 1148 - 1151
  • [5] High throughput low-density parity-check decoder architectures
    Yeo, E
    Pakzad, P
    Nikolic, B
    Anantharam, V
    GLOBECOM '01: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2001, : 3019 - 3024
  • [6] Low-density parity-check (LDPC) coded OFDM systems
    Futaki, H
    Ohtsuki, T
    IEEE 54TH VEHICULAR TECHNOLOGY CONFERENCE, VTC FALL 2001, VOLS 1-4, PROCEEDINGS, 2001, : 82 - 86
  • [7] Turbo decoder architectures for low-density parity-check codes
    Mansour, MM
    Shanbhag, NR
    GLOBECOM'02: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-3, CONFERENCE RECORDS: THE WORLD CONVERGES, 2002, : 1383 - 1388
  • [8] Low Complexity Decoder Architecture for Low-Density Parity-Check Codes
    Oh, Daesun
    Parhi, Keshab K.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 56 (2-3): : 217 - 228
  • [9] Low Complexity Decoder Architecture for Low-Density Parity-Check Codes
    Daesun Oh
    Keshab K. Parhi
    Journal of Signal Processing Systems, 2009, 56 : 217 - 228
  • [10] Performance of low-density parity-check (LDPC) coded OFDM systems
    Futaki, H
    Ohtsuki, T
    2002 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5, CONFERENCE PROCEEDINGS, 2002, : 1696 - 1700