Post-Silicon Validation based on synthetic test patterns for early detection of timing anomalies

被引:0
作者
Garcia-Espinosa, Eduardo [1 ]
Longoria-Gandara, Omar [2 ]
Gonzalez-Garcia, Enrique [1 ]
Veloz-Guerrero, Arturo [2 ]
机构
[1] Intel Corp, Intel Guadalajara Design Ctr, Zapopan, Mexico
[2] ITESO, Dept Elect Syst & IT, Tlaquepaque, Mexico
来源
2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS) | 2018年
关键词
component; formatting; style; styling; insert (key words);
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
Timing anomalies in a system on a chip are one of the most common causes of functional misbehaviors. They are usually hard to find and poses a potential quality risk to the design and implementation of the system. Such anomalies might appear when high-volume validation is performed in the design, which usually takes place at advanced stages of the validation process and close to the product release qualification. In this paper, we propose a methodology to uncover potential timing problems using synthetic test patterns at the beginning of the post-silicon validation process, thus accelerating the timing bugs finding and improving the quality of the samples to be delivered to the customers.
引用
收藏
页数:5
相关论文
共 18 条
[1]  
Balston K, 2012, INT HIGH LEVEL DESIG, P110, DOI 10.1109/HLDVT.2012.6418252
[2]  
Bastani P, 2008, DES AUT CON, P217
[3]  
Borkar S, 2003, DES AUT CON, P338
[4]  
Gu CJ, 2012, ICCAD-IEEE ACM INT, P547
[5]  
Hargreaves Brendan, 2008, 13th Asia and South Pacific Design Automation Conference ASP-DAC 2008, P524
[6]  
Kaiss D, 2014, 2014 FORMAL METHODS IN COMPUTER-AIDED DESIGN (FMCAD), P131, DOI 10.1109/FMCAD.2014.6987605
[7]  
Keshava J, 2010, DES AUT CON, P3
[8]   On silicon-based speed path identification [J].
Lee, L ;
Wang, LC ;
Parvathala, P ;
Mak, TM .
23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, :35-41
[9]   On statistical timing analysis with inter- and intra-die variations [J].
Mangassarian, H ;
Anis, M .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, :132-137
[10]   On the cusp of a validation wall [J].
Patra, Priyadarsan .
IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (02) :193-196