A Low-Cost, Robust and Tolerant, Digital Scheme for Post-Bond Testing and Diagnosis of TSVs

被引:0
作者
Gerakis, Vasileios [1 ]
Tsiatouhas, Yiorgos [2 ]
Hatzopoulos, Alkis [1 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Elect & Comp Engn, Thessaloniki, Greece
[2] Univ Ioannina, Dept Comp Sci & Engn, Ioannina, Greece
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 2021年 / 37卷 / 02期
关键词
3D ICs; Post bond testing; TSV; Corner analysis; Monte-Carlo; Delay; RESISTIVE OPEN; ARCHITECTURE; DEFECTS;
D O I
10.1007/s10836-021-05939-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through Silicon Vias (TSVs) are crucial elements for the reliable operation and yield of three dimensional integrated circuits (3D ICs). Defects are a serious concern in TSV structures. A post-bond, parallel testing and diagnosis scheme is proposed in this work, for the detection and location of resistive open or short to substrate defects in TSVs, which is based on easily synthesizable all digital testing circuitry. The new testing method provides tolerance over process and temperature variations that may influence the embedded circuits. Extensive typical model simulations and Monte-Carlo analysis results, using the 65 nm technology of TSMC, prove the effectiveness of the new method. Additionally, two representative methods from the literature are simulated and compared to the proposed one, in terms of effectiveness, robustness, tolerance, cost and design for testability effort. The proposed scheme is proven to perform better based on all presented criteria.
引用
收藏
页码:191 / 203
页数:13
相关论文
共 24 条
[1]  
[Anonymous], 2013, INT TECHNOLOGY ROADM
[2]   TSV Prebond Test Method Based on Switched Capacitors [J].
Fang, Xu ;
Yu, Yang ;
Peng, Xiyuan .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (01) :205-218
[3]   Built-In Test and Diagnosis for TSVs With Different Placement Topologies and Crosstalk Impact Ranges [J].
Hsu, Wen-Hsuan ;
Kochte, Michael Andreas ;
Lee, Kuen-Jong .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (06) :1004-1017
[4]   Machine-Learning Approach in Detection and Classification for Defects in TSV-Based 3-D IC [J].
Huang, Yu-Jung ;
Pan, Chung-Long ;
Lin, Shin-Chun ;
Guo, Mei-Hui .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (04) :699-706
[5]   TSV Repair Architecture for Clustered Faults [J].
Jang, Jaewon ;
Cheong, Minho ;
Kang, Sungho .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (01) :190-194
[6]   Fault Modeling and Multi-Tone Dither Scheme for Testing 3D TSV Defects [J].
Kannan, Sukeshwar ;
Kim, Bruce ;
Ahn, Byoungchul .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01) :39-51
[7]   Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs [J].
Katti, Guruprasad ;
Stucchi, Michele ;
De Meyer, Kristin ;
Dehaene, Wim .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (01) :256-262
[8]   High-Frequency Scalable Modeling and Analysis of a Differential Signal Through-Silicon Via [J].
Kim, Joohee ;
Cho, Jonghyun ;
Kim, Joungho ;
Yook, Jong-Min ;
Kim, Jun Chul ;
Lee, Junho ;
Park, Kunwoo ;
Pak, Jun So .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (04) :697-707
[9]   Impact of Electrostatic Coupling and Wafer-Bonding Defects on Delay Testing of Monolithic 3D Integrated Circuits [J].
Koneru, Abhishek ;
Kannan, Sukeshwar ;
Chakrabarty, Krishnendu .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2017, 13 (04)
[10]   Grouping-Based TSV Test Architecture for Resistive Open and Bridge Defects in 3-D-ICs [J].
Lee, Young-woo ;
Lim, Hyeonchan ;
Kang, Sungho .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) :1759-1763