All-Digital Background Calibration of a Successive Approximation ADC Using the "Split ADC" Architecture

被引:104
作者
McNeill, John A. [1 ]
Chan, Ka Yan [2 ]
Coln, Michael C. W. [2 ]
David, Christopher L. [3 ]
Brenneman, Cody [2 ]
机构
[1] Worcester Polytech Inst, Worcester, MA 01609 USA
[2] Analog Devices Inc, Wilmington, MA 01887 USA
[3] MIT, Lincoln Lab, Lexington, MA 02420 USA
基金
美国国家科学基金会;
关键词
Adaptive systems; analog-digital conversion; calibration; digital background calibration; mixed analog-digital integrated circuits; self-calibrating;
D O I
10.1109/TCSI.2011.2123590
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The "split ADC" architecture enables fully digital calibration and correction of nonlinearity errors due to capacitor mismatch in a successive approximation (SAR) ADC. The die area of a single ADC design is split into two independent halves, each converting the same input signal. Total area and power is unchanged, resulting in minimal increase in analog complexity. For each conversion, the half-sized ADCs generate two independent outputs which are digitally corrected using estimates of capacitor mismatch errors for each ADC. The ADC outputs are averaged to produce the ADC output code. The difference of the two outputs is used in a background calibration algorithm which estimates the error in the correction parameters. Any nonzero difference drives an LMS feedback loop toward zero difference which can only occur when the average error in each correction parameter is zero. A novel segmentation and shuffling scheme in the SAR capacitive DAC enables background calibration for a wide range of input signals including dc. Simulation of a 16 bit 1 Msps SAR ADC in 180 nm CMOS shows calibration convergence within 200 000 samples.
引用
收藏
页码:2355 / 2365
页数:11
相关论文
共 16 条
[1]  
Alpman Erkan, 2009, 2009 IEEE International Solid-State Circuits Conference (ISSCC 2009), P76, DOI 10.1109/ISSCC.2009.4977315
[2]  
Amazeen B. E., 2002, U.S. Patent, Patent No. [6 302, 6400302]
[3]  
Cao Z., 2008, Solid-State Circuits Conference,ISSCC Digest of Technical Papers, P542
[4]  
Chan K., 2008, THESIS WORCESTER POL
[5]   Least mean square adaptive digital background calibration of pipelined analog-to-digital converters [J].
Chiu, Y ;
Tsang, CW ;
Nikolic, B ;
Gray, PR .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) :38-46
[6]  
Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970
[7]  
Haykin S., 2003, Adaptive filter theory (ISE)
[8]   Device mismatch and tradeoffs in the design of analog circuits [J].
Kinget, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) :1212-1224
[9]  
Kuttner F., 2002, IEEE International Solid-State Circuits Conference, V1, P176, DOI DOI 10.1109/ISSCC.2002.992993.
[10]   Background calibration techniques for multistage pipelined ADCs with digital redundancy [J].
Li, JP ;
Moon, UK .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09) :531-538