Vertical type double gate tunnelling FETs with thin tunnel barrier

被引:28
作者
Kim, Jang Hyun [1 ,2 ]
Kim, Sang Wan [1 ,2 ]
Kim, Hyun Woo [1 ,2 ]
Park, Byung-Gook [1 ,2 ]
机构
[1] Seoul Natl Univ, Interuniv Semicond Res Ctr, Sch Nanosci & Technol, Seoul 151742, South Korea
[2] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
关键词
Threshold voltage - Tunnel junctions;
D O I
10.1049/el.2014.3864
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A vertical type tunnelling field-effect transistor (TFET) with a thin tunnel junction based on a bulk Si substrate is presented. In the authors' previously reported L-shaped TFET, a thin tunnel barrier and a large tunnelling area were employed on the source side to achieve a steep subthreshold swing (SS) and high on-current, which can lead to the TFET's outstanding performance. The proposed TFET devices demonstrate a SS of 32 mV/decade averaged over five decades and an I-on > 10(-5) A/mu m. Moreover, the on-current can be increased easily by adjusting the height of the source. However, since a hump phenomenon in the transfer curves occurred, the hump behaviour in the proposed device was investigated. After investigating it, the hump behaviour was found to have originated from two different tunnelling regions. Moreover, their threshold voltages show different values. Using a capping layer that can be made by gradual doping, the hump behaviour can be suppressed.
引用
收藏
页码:718 / 719
页数:2
相关论文
共 9 条
[1]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745
[2]  
Gopalakrishnan K, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P289, DOI 10.1109/IEDM.2002.1175835
[3]  
Kam H., 2005, IEDM, P464
[4]   Steep Subthreshold Slope n- and p-Type Tunnel-FET Devices for Low-Power and Energy-Efficient Digital Circuits [J].
Khatami, Yasin ;
Banerjee, Kaustav .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (11) :2752-2761
[5]  
Kim H.W., 2013, INT MICR NAN C
[6]  
Kim H.W., 2013, IEEE INT NAN C, P386
[7]  
Kim S. W., 2012, SIL NAN WORKSH, P169
[8]   Use of negative capacitance to provide voltage amplification for low power nanoscale devices [J].
Salahuddin, Sayeef ;
Dattat, Supriyo .
NANO LETTERS, 2008, 8 (02) :405-410
[9]   Complementary tunneling transistor for low power application [J].
Wang, PF ;
Hilsenbeck, K ;
Nirschl, T ;
Oswald, M ;
Stepper, C ;
Weis, M ;
Schmitt-Landsiedel, D ;
Hansch, W .
SOLID-STATE ELECTRONICS, 2004, 48 (12) :2281-2286