The impact of BTI aging on the reliability of level shifters in nano-scale CMOS technology

被引:3
|
作者
Halak, Basel [1 ]
Tenentes, Vasileios [1 ]
Rossi, Daniele [2 ]
机构
[1] Univ Southampton, ECS, Southampton, Hants, England
[2] Univ Westminster, Dept Engn, London, England
基金
英国工程与自然科学研究理事会;
关键词
Level shifters; BTI; Aging; Multi-voltage; Multi-power domains; Propagation delay; Power consumption; PERFORMANCE DEGRADATION; NBTI;
D O I
10.1016/j.microrel.2016.10.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip level shifters are the interface between parts of an Integrated Circuit (IC) that operate in different voltage levels. For this reason, they are indispensable blocks in Multi-Vdd System-on-Chips (SoCs). In this paper, we present a comprehensive analysis of the effects of Bias Temperature Instability (BTI) aging on the delay and the power consumption of level shifters. We evaluate the standard High-to-Low/Low-to-High level shifters, as well as several recently proposed level-shifter designs, implemented using a 32 nm CMOS technology. Through SPICE simulations, we demonstrate that the delay degradation due to BTI aging varies for each level shifter design: it is 83.3% on average and it exceeds 200% after 5 years of operation for the standard Low-to-High, and the NDLSs level shifters, which is 10 x higher than the BTI-induced delay degradation of standard CMOS logic cells. Similarly, we show that the examined designs can suffer from an average 38.2% additional power consumption after 5 years of operation that, however, reaches 180% for the standard level-shifter and exceeds 163% for the NDLSs design. The high susceptibility of these designs to BTI is attributed to their differential signaling structure, combined with the vety low supply voltage. Moreover, we show that recently proposed level-up shifter design employing a voltage step-down technique are much more robust to BTI aging degradation. To the best of our knowledge, this is the first work addressing the effects of BIT on the the delay and power consumption of level shifters. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:74 / 81
页数:8
相关论文
共 50 条
  • [31] Template attacks on nano-scale CMOS devices
    Richter, Bastian
    Moradi, Amir
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2020, 10 (03) : 275 - 285
  • [32] Template attacks on nano-scale CMOS devices
    Bastian Richter
    Amir Moradi
    Journal of Cryptographic Engineering, 2020, 10 : 275 - 285
  • [33] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
  • [34] EDA challenges in nano-scale technology
    Kawa, Jamil
    Chiang, Charles
    Camposano, Raul
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 845 - 851
  • [35] ReRAM Device and Circuit Co-Design Challenges in Nano-scale CMOS Technology
    Lu, Lu
    Kim, Ju Eon
    Sharma, Vishal
    Kim, Tony Tae-Hyoung
    APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 213 - 216
  • [36] Graph Modeling for Static Timing Analysis at Transistor level in Nano-Scale CMOS Circuits
    Rjoub, Abdoul
    Alajlouni, Almotasem Bellah
    2012 16TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (MELECON), 2012, : 80 - 83
  • [37] 1-V linear CMOS transconductor with-65 dB THD in nano-scale CMOS technology
    Lo, Tien-Yu
    Hung, Chung-Chih
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3792 - 3795
  • [38] Self Assembled Monolayer Applications for Nano-scale CMOS
    Naik, Tejas
    Rao, V. Ramgopal
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [39] Linear low voltage nano-scale CMOS transconductor
    Lo, Tien-Yu
    Hung, Chung-Chih
    Lo, Chi-Hsiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (01) : 1 - 7
  • [40] Nano-scale Recessed Asymmetric Schottky Contacted CMOS
    Zhang, YH
    Li, RG
    Hong, SK
    Wang, KL
    Nguyen, BY
    Joardar, K
    Pham, D
    Yao, W
    PROCEEDINGS OF THE 2001 1ST IEEE CONFERENCE ON NANOTECHNOLOGY, 2001, : 195 - 200