The impact of BTI aging on the reliability of level shifters in nano-scale CMOS technology

被引:3
|
作者
Halak, Basel [1 ]
Tenentes, Vasileios [1 ]
Rossi, Daniele [2 ]
机构
[1] Univ Southampton, ECS, Southampton, Hants, England
[2] Univ Westminster, Dept Engn, London, England
基金
英国工程与自然科学研究理事会;
关键词
Level shifters; BTI; Aging; Multi-voltage; Multi-power domains; Propagation delay; Power consumption; PERFORMANCE DEGRADATION; NBTI;
D O I
10.1016/j.microrel.2016.10.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip level shifters are the interface between parts of an Integrated Circuit (IC) that operate in different voltage levels. For this reason, they are indispensable blocks in Multi-Vdd System-on-Chips (SoCs). In this paper, we present a comprehensive analysis of the effects of Bias Temperature Instability (BTI) aging on the delay and the power consumption of level shifters. We evaluate the standard High-to-Low/Low-to-High level shifters, as well as several recently proposed level-shifter designs, implemented using a 32 nm CMOS technology. Through SPICE simulations, we demonstrate that the delay degradation due to BTI aging varies for each level shifter design: it is 83.3% on average and it exceeds 200% after 5 years of operation for the standard Low-to-High, and the NDLSs level shifters, which is 10 x higher than the BTI-induced delay degradation of standard CMOS logic cells. Similarly, we show that the examined designs can suffer from an average 38.2% additional power consumption after 5 years of operation that, however, reaches 180% for the standard level-shifter and exceeds 163% for the NDLSs design. The high susceptibility of these designs to BTI is attributed to their differential signaling structure, combined with the vety low supply voltage. Moreover, we show that recently proposed level-up shifter design employing a voltage step-down technique are much more robust to BTI aging degradation. To the best of our knowledge, this is the first work addressing the effects of BIT on the the delay and power consumption of level shifters. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:74 / 81
页数:8
相关论文
共 50 条
  • [21] Impact of FinFET Technology for Power Gating in Nano-Scale Design
    Kim, Keunwoo
    Kanj, Rouwaida
    Joshi, Rajiv V.
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 543 - +
  • [22] A glance of technology efforts for design-for-manufacturing in nano-scale CMOS processes
    YuHua Cheng
    Science in China Series F: Information Sciences, 2008, 51 : 807 - 818
  • [23] A glance of technology efforts for design-for-manufacturing in nano-scale CMOS processes
    CHENG YuHua Shanghai Research Institute of Microelectronics (SHRIME)
    Science in China(Series F:Information Sciences), 2008, (06) : 807 - 818
  • [24] A glance of technology efforts for design-for-manufacturing in nano-scale CMOS processes
    Cheng YuHua
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2008, 51 (06): : 807 - 818
  • [25] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 1 - 1
  • [26] Threshold-Voltage Variations Effects on the Reliability of Nano-scale CMOS Logic Gates
    Sulieman, Mawahib Hussein
    2009 9TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2009, : 744 - 747
  • [27] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 1 - 4
  • [28] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 3 - 3
  • [29] Circuit Design in Nano-Scale CMOS Technologies
    Zhang, Kevin
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [30] Embedded SRAM trend in nano-scale CMOS
    Yamauchi, Hiroyuki
    MTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07), 2008, : 19 - 22