Area efficient high-performance time to digital converters

被引:4
作者
Palani, Latha [1 ]
Rajagopal, Sivakumar [2 ]
Rao, Yeragudipati Venkata Ramana [3 ]
机构
[1] RMK Engn Coll, Kavaraipettai, Tamil Nadu, India
[2] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
[3] Anna Univ, Dept Elect & Commun, Coll Engn, Chennai, Tamil Nadu, India
关键词
Field Programmable Gate Array (FPGA); Time to Digital converters (TDC); Time of Flight measurements (TOF); PHOTON IMAGE SENSOR; DELAY-LINE; RESOLUTION; RANGE; ARRAY; FPGA;
D O I
10.1016/j.micpro.2019.102974
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the digitized world, there is an increased demand for high-speed Time to Digital converters (TDC) in many fields like Nuclear physics, Time of Flight measurements (TOF), Space sciences, medical diagnosis, and imaging. This paper majorly focuses on establishing a Field Programmable Gate Array (FPGA) based Area Efficient and high-performance TDC architectures using KINTEX-7(28 nm) FPGA. Here, we have proposed an area-efficient shift register-based TDC whose output is a thermometer code. Later, this code is passed to an encoder to produce the relative binary code as an output. We have also proposed two encoding techniques, namely Multiplexer (MUX) based encoder with fourth-order bubble error correction and Scalable encoder to generate the output binary code. Our test results using Vivado Design Suite Software have shown that single channel TDC consumes less logical resources with decreased critical path delay and it will be suitable for multichannel architectures. Kintex-7 FPGA has a maximum clock frequency of 450 MHZ, with which we can achieve a resolution of 2.2 ns. To obtain the picoseconds resolution, we can use our TDC in multiple stages, connected in a ring configuration, which can provide fine interpolation and wider dynamic range. In this paper, finally we implemented all the encoders in 180 nm CMOS technologies to estimate the chip layout area and power. (C) 2019 Elsevier B.V. All rights reserved.
引用
收藏
页数:9
相关论文
共 38 条
  • [21] A 128 x 128 Single-Photon Image Sensor With Column-Level 10-Bit Time-to-Digital Converter Array
    Niclass, Cristiano
    Favi, Claudio
    Kluter, Theo
    Gersbach, Marek
    Charbon, Edoardo
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2977 - 2989
  • [22] Palsodkar Prachi, 2012, 1 INT C EM TECHN TRE, P1
  • [23] Pardhu T., 2014, 2014 11 INT C WIR OP, P1, DOI 10.1109/WOCN.2014.6923067
  • [24] Pereira P, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, P509
  • [25] Pereira P., 2001, P INT WORKSH ADC MOD, P142
  • [26] Sail E., 2004, TENCON 2004. 2004 IEEE Region 10 Conference (IEEE Cat. No. 04CH37582), P250
  • [27] A Single-Photon Avalanche Diode Array for Fluorescence Lifetime Imaging Microscopy
    Schwartz, David Eric
    Charbon, Edoardo
    Shepard, Kenneth L.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (11) : 2546 - 2557
  • [28] A 100-ps time-resolution CMOS time-to-digital converter for positron emission tomography imaging applications
    Swann, BK
    Blalock, BJ
    Clonts, LG
    Binkley, DM
    Rochelle, JM
    Breeding, E
    Baldwin, KM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (11) : 1839 - 1852
  • [29] A wide power supply range, wide tuning range, all static CMOS all digital PLL in 65 nm SOI
    Tierno, Jose A.
    Rylyakov, Alexander V.
    Friedman, Daniel J.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 42 - 51
  • [30] Time-to-Digital Converter Based on FPGA With Multiple Channel Capability
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martinez, P. A.
    Martos, J.
    Soret, J.
    Benlloch, J. M.
    Conde, P.
    Gonzalez, A. J.
    Sanchez, F.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 107 - 114