High Gain, Low Noise and Power Transimpedance Amplifier Based on Second Generation Voltage Conveyor in 65 nm CMOS Technology

被引:4
作者
Garcia-Montesdeoca, Jose C. [1 ]
Montiel-Nelson, Juan A. [1 ]
Sosa, Javier [1 ]
机构
[1] Univ Las Palmas Gran Canaria, Inst Appl Microelect, Las Palmas Gran Canaria 35017, Spain
关键词
CMOS technology; down converter; voltage conveyor; low supply voltage; output low swing; low energy consumption; high bandwidth; signal processing; CHARGE; CIRCUIT;
D O I
10.3390/s22165997
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
A transimpedance amplifier (TIA) based on a voltage conveyor structure designed for high gain, low noise, low distortion, and low power consumption is presented in this work. Following a second-generation voltage conveyor topology, the current and voltage blocks are a regulated cascode amplifier and a down converter buffer, respectively. The proposed voltage buffer is designed for low distortion and low power consumption, whereas the regulated cascode is designed for low noise and high gain. The resulting TIA was fabricated in 65 nm CMOS technology for logic and mixed-mode designs, using low-threshold voltage transistors and a supply voltage of +/- 1.2 V. It exhibited a 52 dB omega transimpedance gain and a 1.1 GHz bandwidth, consuming 55.3 mW using a +/- 1.2 V supply. Our preamplifier stage, based on a regulated cascode, was designed considering detector capacitance, bonding wire, and packaging capacitance. The voltage buffer was designed for low-power consumption and low distortion. The measured input-referred noise of the TIA was 22 pA/root Hz. The obtained total harmonic distortion of the TIA was close to 5%. In addition, the group delay is constant for the considered bandwidth. Comparisons against published results in terms of area (A), power consumption (P), bandwidth (BW), transimpedance gain (G), and noise (N) are were performed. Both figures of merit FoMs-the ratio root (G x BW) and P x A-and FoM/N values demostrated the advantages of the proposed approach.
引用
收藏
页数:14
相关论文
共 20 条
[1]   A 128-Channel CMOS Charge Readout ASIC for Flat-Panel X-Ray Detectors [J].
Adachi, Susumu ;
Nishimura, Akihiro ;
Yoshimlita, Toshinori ;
Tanabe, Koichi ;
Okamura, Shoichi .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (06) :3673-3683
[2]   High-Frequency Low-Current Second-Order Bandpass Active Filter Topology and Its Design in 28-nm FD-SOI CMOS [J].
Ballo, Andrea ;
Grasso, Alfio Dario ;
Pennisi, Salvatore ;
Venezia, Chiara .
JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2020, 10 (03) :1-10
[3]   A New High Drive Class-AB FVF-Based Second Generation Voltage Conveyor [J].
Barile, G. ;
Ferri, G. ;
Safari, L. ;
Stornelli, V. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (03) :405-409
[4]   Low-Power Front-End ASIC for Silicon Photomultiplier [J].
Dorosz, P. ;
Baszczyk, M. ;
Kucewicz, W. ;
Mik, L. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (04) :1070-1078
[5]   Development of a Low-Noise Front-End Readout Chip Integrated With a High-Resolution TDC for APD-Based Small-Animal PET [J].
Fang, X. C. ;
Gao, W. ;
Hu-Guo, Ch. ;
Brasse, D. ;
Humbert, B. ;
Hu, Y. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (02) :370-377
[6]   Pole-zero cancellation circuit with pulse pile-up tracking system for low noise charge-sensitive amplifiers [J].
Grybos, Pawel ;
Szczygiel, Robert .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2008, 55 (01) :583-590
[7]  
Herencsar N, 2011, 2011 34TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), P265, DOI 10.1109/TSP.2011.6043729
[8]   Space charge effects in faraday cup ion detectors [J].
Janmohamed, R ;
Redman, G ;
Tsui, YY .
IEEE TRANSACTIONS ON PLASMA SCIENCE, 2006, 34 (02) :455-459
[9]   Charge detection mass spectrometry: weighing heavier things [J].
Keifer, David Z. ;
Pierson, Elizabeth E. ;
Jarrold, Martin F. .
ANALYST, 2017, 142 (10) :1654-1671
[10]  
Knoll G.F, 2010, Radiation detection and measurement