Performance Evaluation cells for Deep Submicron Technologies

被引:0
|
作者
Gupta, Shourya [1 ]
Gupta, Kirti [1 ]
Pandey, Neeta [2 ]
机构
[1] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun, New Delhi, India
[2] Delhi Technol Univ, Dept Elect & Commun, New Delhi, India
来源
2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH) | 2016年
关键词
6T SRAM cell; 7T SRAM cell; N-Curve; Active Leakage Current; Static Voltage Noise Margin; Static Current Noise Margin; Write Trip Voltage; Write Trip Current; Standby Leakage Current; Read current; Data Retention Voltage; VARIABILITY; STABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, different Static RAM (SRAM) cell structures have been analysed in deep submicron regions. A 6T, 7T, 8T and 9T SRAM cell have been compared on the basis of Static Voltage Noise Margin (SVNM), Write Trip Voltage (WTV), Static Current Noise Margin (SINM), Write Trip Current (WTI), Active Leakage Current, Cell Standby Leakage Current, Read Current and Data Retention Voltage (DRV). The recent N-curve method is used over the traditionally used Butterfly Curve method for better analysis in submicron regions. The SRAM cell simulations are performed on 22nm, 32nm and 45nm CMOS technology nodes. The results show that the 6T SRAM cell has the poorest read and write margins and the highest active leakage, standby leakage and read currents across all technology nodes. Also, the 7T cell structure shows the best performance, exhibiting the highest write margins, the lowest active leakage current, lowest data retention voltage and the lowest read and standby-leakage currents across all technology nodes.
引用
收藏
页码:292 / 296
页数:5
相关论文
共 50 条
  • [31] Dynamic Circuit Techniques in Deep Submicron Technologies:: Domino Logic reconsidered
    Cornelius, Claas
    Koeppe, Siegmar
    Timmermann, Dirk
    2006 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2006, : 53 - +
  • [32] A Novel and Efficient Design of Golay Encoder for Ultra Deep Submicron Technologies
    Sheelam, Chiranjeevi
    Ravindra, J. V. R.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 275 - 280
  • [33] Low power design in deep submicron 65 & 45 nm technologies
    Piguet, Christian
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 915 - 918
  • [34] Analog Signal Processing in Deep Submicron CMOS Technologies using Inverters
    Raghunandan, K. R.
    Sun, Nan
    Viswanathan, T. R.
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 394 - 397
  • [35] An Overview Of Various Leakage Power Reduction Techniques in Deep Submicron Technologies
    Bendre, Varsha
    Kureshi, A. K.
    1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 992 - 998
  • [36] Leakage Power Reduction Techniques in Deep Submicron Technologies for VLSI Applications
    Priya, M. Geetha
    Baskaran, K.
    Krishnaveni, D.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 1163 - 1170
  • [37] A simple characterization method for MOS transistor matching in deep submicron technologies
    Croon, JA
    Rosmeulen, M
    Decoutere, S
    Sansen, W
    Maes, HE
    ICMTS 2001: PROCEEDINGS OF THE 2001 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2001, : 213 - 218
  • [38] Moment-based power estimation in very deep submicron technologies
    Garcia-Ortiz, A
    Kabulepa, L
    Murgan, T
    Glesner, M
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 107 - 112
  • [39] Power and Thermal Constrained Test Scheduling Under Deep Submicron Technologies
    Yao, Chunhua
    Saluja, Kewal K.
    Ramanathan, Parameswaran
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (02) : 317 - 322
  • [40] Reduced leverage of dual supply voltages in ultra deep submicron technologies
    Schoenauer, T
    Berthold, J
    Heer, C
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 41 - 50