Conformal Deposition of an Insulator Layer and Ag Nano Paste Filling of a Through Silicon Via for a 3D Interconnection

被引:8
作者
Baek, Kyu-Ha [1 ]
Kim, Dong-Pyo [1 ]
Park, Kun-Sik [1 ]
Ham, Yong-Hyun [1 ]
Do, Lee-Mi [1 ]
Lee, Kijun [2 ]
Kim, Kyung-Seob [3 ]
机构
[1] Elect & Telecommun Res Inst, Taejon 305700, South Korea
[2] Chungnam Natl Univ, Dept Elect Engn, Taejon 305764, South Korea
[3] Yeoju Inst Technol, Dept Elect Engn, Yeoju 469705, South Korea
关键词
DRIE; TSV; Ag nano paste; CVD oxidation; X-ray microscope; FIB; VIAS;
D O I
10.3938/jkps.59.2252
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this study, we reported the feasibility of filling a high-aspect-ratio through silicon via (HAR-TSV) with Ag nano paste for a 3D interconnection. TSVs with aspect ratios of 8:1 similar to 10:1 were fabricated in a deep reactive etching system by using the Bosch process. Then, SiO2 insulators were deposited by using various chemical vapor deposition (CVD) processes, including plasma enhanced CVD oxides, of which precursors were silane (PECVD Oxide) and tetraethoxysilane (PECVD-TEOS), and sub-atmospheric CVD oxide (SACVD oxide). We succeeded in obtaining a SiO2 layer with good step coverage over 80% for all via CD sizes by using SACVD oxidation process. The thickness of SiO2 for the via top and the via bottom were in the range 158.8 similar to 161.5 nm and 162.6 similar to 170.7 nm, respectively. The HAR-TSVs were filled with Ag nano paste by using vacuum assisted paste printing. Then, the samples were cured on a hotplate.at 80 degrees C for 2 min. The temperature was increased to 180 degrees C at a rate of 25 degrees C/min and the samples were re-annealed for 2 min. We investigated the effects for the time of evacuation/purge process and of the vacuum drying on the filling properties. A field emission scanning electron microscope (FE-SEM), X-ray microscope and focused ion beam (FIB) microscope were used to investigate the filling profile of the TSV with Ag nano pastes. By increasing the evacuation/purge time and the vacuum drying time, we could fully fill the TSV was full filled with Ag nano paste and then form a metal plug.
引用
收藏
页码:2252 / 2258
页数:7
相关论文
共 23 条
  • [1] Low Temperature PECVD of Dielectric Films for TSV Applications
    Archard, D.
    Giles, K.
    Price, A.
    Burgess, S.
    Buchanan, K.
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 764 - 768
  • [2] Bonkohara M., 2007, MATER RES SOC S P, V970, P35
  • [3] Novel Maskless Bumping for 3D Integration
    Choi, Kwang-Seong
    Sung, Ki-Jun
    Lim, Byeong-Ok
    Bae, Hyun-Cheol
    Jung, Sunghae
    Moon, Jong-Tae
    Eom, Yong-Sung
    [J]. ETRI JOURNAL, 2010, 32 (02) : 342 - 344
  • [4] Through silicon via: From the CMOS imager sensor wafer level package to the 3D integration
    Gagnard, Xavier
    Mourier, Thierry
    [J]. MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 470 - 476
  • [5] Perfect Conformal Deposition of Electroless Cu for High Aspect Ratio Through-Si Vias
    Inoue, F.
    Harada, Y.
    Koyanagi, M.
    Fukushima, T.
    Yamamoto, K.
    Tanaka, S.
    Wang, Z.
    Shingubara, S.
    [J]. ELECTROCHEMICAL AND SOLID STATE LETTERS, 2009, 12 (10) : H381 - H384
  • [6] Black silicon method X: a review on high speed and selective plasma etching of silicon with profile control: an in-depth comparison between Bosch and cryostat DRIE processes as a roadmap to next generation equipment
    Jansen, H. V.
    de Boer, M. J.
    Unnikrishnan, S.
    Louwerse, M. C.
    Elwenspoek, M. C.
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2009, 19 (03)
  • [7] Zinc and Tin-Zinc Via-Filling for the Formation of Through-Silicon Vias in a System-in-Package
    Jee, Y. K.
    Yu, J.
    Park, K. W.
    Oh, T. S.
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2009, 38 (05) : 685 - 690
  • [8] Reactive Ion Etching of WPR for Via Formation in High Density 3-D Chip Stacking Technology
    Kang, Tae Yoon
    Park, Chongdae
    Hong, Sang Jeen
    Seo, Won
    Kim, Gusung
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2009, 55 (05) : 1877 - 1881
  • [9] Characteristics of Bi-based glass frit having similar mean size and morphology to those of silver powders at high firing temperatures
    Kim, Jung Hyun
    Koo, Hye Young
    Ko, You Na
    Kang, Yun Chan
    [J]. JOURNAL OF ALLOYS AND COMPOUNDS, 2010, 497 (1-2) : 259 - 266
  • [10] High Speed Copper Electrodeposition for Through Silicon Via(TSV)
    Kondo, Kazuo
    Suzuki, Yushi
    Saito, Takeyasu
    Okamoto, Naoki
    [J]. PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 127 - 131