High-bit-rate low-power decision circuit using InP-InGaAsHBT technology

被引:6
作者
Ishii, K [1 ]
Nosaka, H
Sano, K
Murata, K
Ida, M
Kurishima, K
Hirata, M
Shibata, T
Enoki, T
机构
[1] NTT Corp, NTT Photon Labs, Kanagawa 2430198, Japan
[2] Chubu Univ, Dept Elect & Informat Engn, Coll Engn, Kasugai, Aichi 4878501, Japan
关键词
decision circuit; HBT; InP; optical communications;
D O I
10.1109/JSSC.2005.847521
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have successfully designed and fabricated a high-bit-rate low-power decision circuit using InP-InGaAs heterojunction bipolar transistors (HBTs). Its main design feature is the use of a novel master-slave D-type flip-flop (MS-DFF) as the decision circuit core to boost the operating speed. We achieved error-free operation at a data rate of up to 60 Gb/s using an undoped-emitter InP-InGaAs HBT with a cutoff frequency f(T) of approximately 150 GHz and a maximum oscillation frequency f(max) of approximately 200 GHz. Our decision circuit operates approximately 15% faster than one with a conventional MS-DFF core. We also achieved 90-Gb/s operation with low power consumption of 0.5 W using an InP-InGaAs DHBT exhibiting f(T) and f(max) of 232 and 360 GHz, respectively. These results demonstrate that InP-based HBTs and our novel MS-DFF are attractive for making ultrahigh-performance ICs for future optical communications systems operating at bit rates of 100 Gb/s or more.
引用
收藏
页码:1583 / 1588
页数:6
相关论文
共 11 条
[1]  
FYLYAKOV A, 2003, GAAS INT CIRC S, P288
[2]   3.48 ps ECL ring oscillator using over-300 GHz fT/fmax InP DHBTs [J].
Ida, A ;
Kurishima, K ;
Ishii, K ;
Watanabe, N .
ELECTRONICS LETTERS, 2003, 39 (16) :1215-1217
[3]   Over 300 GHz fT and fmax InP/InGaAs double heterojunction bipolar transistors with a thin pseudomorphic base [J].
Ida, M ;
Kurishima, K ;
Watanabe, N .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (12) :694-696
[4]   Undoped-emitter InP/InGaAs HBTs for high-speed and low-power applications [J].
Ida, M ;
Kurishima, K ;
Nakajima, H ;
Watanabe, N ;
Yamahata, S .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :854-856
[5]   4-bit multiplexer/demultiplexer chip set for 40-Gbit/s optical communication systems [J].
Ishii, K ;
Nosaka, H ;
Ida, M ;
Kurishima, K ;
Yamahata, S ;
Enoki, T ;
Shibata, T ;
Sano, E .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2003, 51 (11) :2181-2187
[6]   High-input-sensitivity, low-power 43 gbit/s decision circuit using InP/InGaAs DHBTs [J].
Ishii, K ;
Nosaka, H ;
Ida, M ;
Kurishima, K ;
Enoki, T ;
Shibata, T ;
Sano, E .
ELECTRONICS LETTERS, 2002, 38 (12) :557-558
[7]   VERY-HIGH-SPEED SI BIPOLAR STATIC FREQUENCY-DIVIDERS WITH NEW T-TYPE FLIP-FLOPS [J].
ISHII, K ;
ICHINO, H ;
TOGASHI, M ;
KOBAYASHI, Y ;
YAMAGUCHI, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (01) :19-24
[8]  
MIRATA K, 2004, 16 INT C IND PHOSPH
[9]   AN 8-BIT 250 MEGASAMPLE PER 2ND ANALOG-TO-DIGITAL CONVERTER - OPERATION WITHOUT A SAMPLE AND HOLD [J].
PEETZ, B ;
HAMILTON, BD ;
KANG, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :997-1002
[10]   110Gb/s multiplexing and demultiplexing ICs [J].
Suzuki, Y ;
Amamiya, Y ;
Yamazaki, Z ;
Wada, S ;
Uchida, H ;
Kurioka, C ;
Tanaka, S ;
Hida, H .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :232-233