Adaptive Sub-Threshold Test Circuit

被引:0
|
作者
Turnquist, Matthew J. [1 ]
Laulainen, Erkka [1 ]
Makipaa, Jani [2 ]
Tenhunen, Hannu [3 ]
Koskinen, Lauri [1 ]
机构
[1] Aalto Univ, Elect Circuit Design Lab, POB 3000, FIN-02150 Espoo, Finland
[2] VTT, Espoo, Finland
[3] Univ Turku, Dept Informat Technol, SF-20500 Turku, Finland
来源
PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS | 2009年
基金
芬兰科学院;
关键词
D O I
10.1109/AHS.2009.20
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Emerging ubiquitous systems such as distributed sensor networks require ultra-low power consumption. The energy minimum and thus, the lowest possible power consumption of CMOS logic, is achieved in the sub-threshold region. The exponential dependence of the drain current on threshold voltage variations leads to increased overdesign if sub-threshold circuits are to be robust. Adaptive systems are required to address variability robustness. One approach to achieve adaptivity is timing error detection (TED) within the circuit. Presented here is a TED latch capable of sub-threshold operation. It was designed in 65 nm technology, has an operating voltage range of 0.25 V through 1.2 V, and a minimum energy point (MEP) of 0.4 V. At the MEP, the average power consumption for one clock period and an activity factor of alpha=0.5 is 0.43 nW. The area of the TED latch is 101-mu m(2). A sub-threshold CORDIC implementation is presented to demonstrate the TED latch at a system level.
引用
收藏
页码:197 / +
页数:3
相关论文
共 50 条
  • [1] Sub-threshold Circuit Design with Shrinking CMOS Devices
    Calhoun, Benton H.
    Khanna, Sudhanshu
    Mann, Randy
    Wang, Jiajing
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2541 - 2544
  • [2] Sub-threshold design: The challenges of minimizing circuit energy
    Calhoun, B. H.
    Wang, A.
    Verma, N.
    Chandrakasan, A.
    ISLPED '06: Proceedings of the 2006 International Symposium on Low Power Electronics and Design, 2006, : 366 - 368
  • [3] A Novel Flip-Flop Circuit for Sub-threshold Application
    Peng Panfeng
    Shi Weiwei
    Xie Gang
    CONFERENCE PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON CIRCUITS, DEVICES AND SYSTEMS (ICCDS), 2017, : 63 - 67
  • [4] Analyzing and Modeling Process Balance for Sub-threshold Circuit Design
    Ryan, Joseph F.
    Wang, Jiajing
    Calhoun, Benton H.
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 275 - 280
  • [5] Sub-threshold Logic Circuit Design using Feedback Equalization
    Zangeneh, Mahmoud
    Joshi, Ajay
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [6] Pico Watt sub-threshold CMOS voltage reference circuit
    Sahafi, A.
    Sobhi, J.
    Koozekanani, Z. D.
    IEICE ELECTRONICS EXPRESS, 2013, 10 (04):
  • [7] SAPTL -based Robust Sub-threshold Adder Circuit Design
    Zhang, Qi
    Wu, Yuping
    Chen, Lan
    Zhang, Xuelian
    Shi, Weicheng
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1461 - 1463
  • [8] Temperature Effects on Energy Optimization in Sub-Threshold Circuit Design
    Datta, Basab
    Burleson, Wayne
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 680 - 685
  • [9] Design of adaptive supply voltage for sub-threshold logic based on sub-1 V bandgap reference circuit
    Teh, Y. K.
    Mohd-Yasin, F.
    Choong, F.
    Reaz, M. B. I.
    MICROELECTRONICS JOURNAL, 2008, 39 (01) : 24 - 29
  • [10] Sub-threshold synchronizer
    Zhou, Jun
    Ashouei, Maryam
    Kinniment, David
    Huisken, Jos
    Russell, Gordon
    Yakovlev, Alex
    MICROELECTRONICS JOURNAL, 2011, 42 (06) : 840 - 850