Embedded Silicon Fan-Out (eSiFO): A Promising Wafer Level Packaging Technology for Multi-Chip and 3D System Integration

被引:14
作者
Ma, Shuying [1 ]
Wang, Jiao [1 ]
Zhen, Fengxia [1 ]
Xiao, Zhiyi [1 ]
Wang, Teng [1 ]
Yu, Daquan [1 ]
机构
[1] Huantian Technol Kunshan Elect Co Ltd, 112 LongTeng RD,Econ & Tech Developmet Zone, Kunshan 215300, Jiangsu, Peoples R China
来源
2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018) | 2018年
关键词
Fan-out; eSiFO; 3D integration; Multi-chip module;
D O I
10.1109/ECTC.2018.00227
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for miniaturized package size, higher performance and integration density, lower power consumption, and lower manufacturing cost drives the development of various new packaging technologies, such as WLP, 2.5D interposer, 3D WLCSP etc. Recently, Fan-Out Wafer Level Package (FOWLP) has aroused more and more interest since it emerged as a successful technology in providing the solution to meet advanced system packaging and integration requirements. FOWLP has also become a key-enabling technology for multi-chip and 3D system integration. Embedded silicon fan-out (eSiFO (R)) technology developed by Huatian group was a low cost FOWLP technology, which eliminates molding, temporary bonding and de-bonding in the process flow. The eSiFO (R) technology for single chip with a high yield of 99.5% was reported. In this paper, the development of eSiFO (R) technology for multi-chip and 3D system integration was reported. One package in the size of 5.2x4.0 mm(2) and containing 5 chips has been successfully produced. Small warpage of similar to 1mm for eSiFO (R) 300mm wafer was achieved even with 2 layer thick RDLs. Another 3D-Integration package based on the eSiFO (R) technology has also been successfully demonstrated, where two dies were stacked on the top of the eSiFO (R) wafer by die placement and mass reflow processes. For the 3D eSiFO (R) SiP package, the size and thickness was 4.1x4.1mm, and 0.375 mm respectively. One RDL was formed on both front and backside of the eSiFO (R). The interconnection between the embedded chip and the stacked chips was made through micro bumps and through-silicon vias (TSVs) located in the fan-out area of the carrier wafer. The manufactured packages have shown good electrical yield and passed standard reliability tests.
引用
收藏
页码:1493 / 1498
页数:6
相关论文
共 11 条
  • [1] Study on Process Induced Wafer Level Warpage of Fan-Out Wafer Level Packaging
    Che, F. X.
    Ho, David
    Ding, Mian Zhi
    MinWoo, Daniel Rhee
    [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1879 - 1885
  • [2] Structure and Process Development of Wafer Level Embedded SiP (System in Package) for Mobile Applications
    Jung, Gi-Jo
    Jeon, Byoung-Yool
    Kang, In-Soo
    [J]. 2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 191 - 196
  • [3] Lau J.H., 2016, ChipScale Review, P38
  • [4] Liu C.C., 2013, IEDM
  • [5] Embedded Wafer Level Ball Grid Array (eWLB)
    Meyer, T.
    Ofner, G.
    Bradl, S.
    Brunnbauer, M.
    Hagen, R.
    [J]. EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 994 - 998
  • [6] Murugesan M, 2010, INT EL DEVICES MEET
  • [7] Tseng CF, 2016, ELEC COMP C, P1, DOI [10.1109/ECTC.2016.65, 10.1109/ICAUMS.2016.8479943]
  • [8] Development of 3D Thin WLCSP Using Vertical Via Last TSV Technology with Various Temporary Bonding Materials and Low Temperature PECVD Process
    Xiao, Zhiyi
    Fan, Jun
    Ren, Yulong
    Li, Yang
    Huang, Xiaohua
    Yu, Daquan
    Zhang, Wei
    [J]. 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 302 - 309
  • [9] Yu D., 2015, Chinese Patent, Patent No. [201510486674.1, 201510486674I]
  • [10] Embedded Si Fan Out: A Low Cost Wafer Level Packaging Technology Without Molding and De-bonding Processes
    Yu, Daquan
    Huang, Zhenrui
    Xiao, Zhiyi
    Yang, Li
    Xiang, Min
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 28 - 34