An 11-bit 100-MS/s Pipelined-SAR ADC Reusing PVT-Stabilized Dynamic Comparator in 65-nm CMOS

被引:10
|
作者
Zhang, Jin [1 ]
Ren, Xiaoqian [1 ]
Liu, Shubin [1 ]
Chan, Chi-Hang [2 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
[2] Univ Macau, Fac Sci & Technol, Dept ECE, State Key Lab Analog & Mixed Signal VLSI, Macau 999078, Peoples R China
基金
中国国家自然科学基金;
关键词
Gain; Transconductance; MOSFET; Pipelines; Hardware; Capacitors; Pipelined successive-approximation-register (SAR); analog-to-digital converter (ADC); reused comparator; PVT-stabilized dynamic amplification; full dynamic ADC;
D O I
10.1109/TCSII.2019.2935171
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A pipelined successive approximation register (SAR) analog-to-digital converter (ADC) that partially reuses the dynamic comparator as PVT stabilized residue amplifier is presented. Rather than reusing the entire comparator structure which experiences exponential gain characteristic related to time, thereby being sensitive to PVT variations, the comparator is configured as gain-boosted dynamic amplifier during amplification. By using an auxiliary single pole amplifier to track the PVT variations, the amplifier can achieve stable gain. By realizing the auxiliary amplifier also in dynamic manner, the presented full dynamic ADC ensures a good energy efficiency. The prototype ADC fabricated in 65 nm CMOS process achieves 2.12 mW total power consumption at a 1.2 V supply with a signal-to-noise distortion ratio of 60.7 dB and a spurious-free dynamic range of 70.5 dB for a near Nyquist input.
引用
收藏
页码:1174 / 1178
页数:5
相关论文
共 50 条
  • [1] An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3434 - 3443
  • [2] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [3] A 12-Bit 100-MS/s Pipelined-SAR ADC With PVT-Insensitive and Gain-Folding Dynamic Amplifier
    Liu, Shubin
    Han, Haolin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2602 - 2611
  • [4] Design and Implementation of an 11-bit 50-MS/s Split SAR ADC in 65 nm CMOS
    Anh Trong Huynh
    Hoa Thai Duong
    Hoang Viet Le
    Skafidas, Efstratios
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 305 - 308
  • [5] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    王科
    范超杰
    周健军
    潘文捷
    Journal of Semiconductors, 2013, 34 (08) : 172 - 176
  • [6] A 14-bit 100-MS/s CMOS pipelined ADC with 11.3 ENOB
    Wang Ke
    Fan Chaojie
    Zhou Jianjun
    Pan Wenjie
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [7] A 12b 330MS/s Pipelined-SAR ADC with PVT-Stabilized Dynamic Amplifier Achieving <1dB SNDR Variation
    Huang, Hai
    Sarkar, Sudipta
    Elies, Brian
    Chiu, Yun
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 472 - 472
  • [8] A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65 nm CMOS
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2600 - 2608
  • [9] A low power 11-bit 100 MS/s SAR ADC IP
    王亚
    薛春莹
    李福乐
    张春
    王志华
    Journal of Semiconductors, 2015, 36 (02) : 134 - 138
  • [10] A low power 11-bit 100 MS/s SAR ADC IP
    Wang, Ya
    Xue, Chunying
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (02)