Fin Field Effect Transistors Performance in Analog and RF for High-k Dielectrics

被引:6
|
作者
Nirmal, D. [1 ]
Kumar, P. Vijaya [2 ]
机构
[1] Karunya Univ, Elect & Commun Engn Dept, Coimbatore 641114, Tamil Nadu, India
[2] Karpagam Coll Engn, Coimbatore 641032, Tamil Nadu, India
关键词
CMOS; FinFET; nanoscale; high-k gate dielectrics; multi-gate devices; high performance semiconductor devices; DOUBLE-GATE; NANOSCALE; MOBILITY; MOSFETS; DEVICES; CMOS;
D O I
10.14429/dsj.61.695
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
The high-k is needed to replace SiO2 as the gate dielectric to reduce the gate leakage current. The impact of a high-k gate dielectric on the device short channel performance and scalability of nanoscale double gate Fin field effect transistors (FinFET) CMOS is examined by 2-D device simulations. DG FinFETs are designed with high-k at the high performance node of the 2008 Semiconductor Industry Association International Technology Roadmap for Semiconductors (ITRS). DG FinFET CMOS can be optimally designed to yield outstanding performance with good trade-offs between speed and power consumption as the gate length is scaled to < 10 nm. Using technology computer-aided design (TCAD) tools a 2-D FinFET device is created and the simulations are performed on it. The optimum value of threshold voltage is identified as V-T=0.653V with epsilon=23(ZrO2) for the 2-D device structure. For the 2-D device structure, the leakage current has been reduced to 9.47x10-(14)A. High-k improves the I-on/I-off ratio of transistors for future high-speed logic applications and also improves the storage capability.
引用
收藏
页码:235 / 240
页数:6
相关论文
共 50 条
  • [41] Computer Design of Source/Drain Extension Region Profile and Spacer Length in Tri-Gate Body-Tied Fin Field-Effect Transistors with High-k Gate Dielectrics
    Song, Jae-Joon
    Moon, Dae-Hyun
    Kim, Ohyun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (06) : 06GG111 - 06GG114
  • [42] High-mobility dual metal gate MOS transistors with high-k gate dielectrics
    Takahashi, K. (k-takahashi@ha.jp.nec.com), 1600, Japan Society of Applied Physics (44):
  • [43] High-mobility dual metal gate MOS transistors with high-k gate dielectrics
    Takahashi, K
    Manabe, K
    Morioka, A
    Ikarashi, T
    Yoshihara, T
    Watanabe, H
    Tatsumi, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2210 - 2213
  • [44] High Mobility ZnO thin film transistors using the novel deposition of high-k dielectrics
    Ngwashi, D. K.
    Cross, R. B. M.
    Paul, S.
    Milanov, Andrian P.
    Devi, Anjana
    TRANSPARENT CONDUCTING OXIDES AND APPLICATIONS, 2011, 1315 : 71 - 76
  • [45] Forging the way to high-K dielectrics
    McCoy, M
    CHEMICAL & ENGINEERING NEWS, 2005, 83 (26) : 26 - +
  • [46] Nanoanalysis of high-k dielectrics on semiconductors
    Craven, A. J.
    MacKenzie, M.
    McComb, D. W.
    IPFA 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2008, : 269 - +
  • [47] Forging the way to high-K dielectrics
    McCoy, Michael
    Chemical and Engineering News, 2005, 83 (26): : 26 - 30
  • [48] High-K dielectrics and MOSFET characteristics
    Lee, JC
    Cho, HJ
    Kang, CS
    Rhee, S
    Kim, YH
    Choi, R
    Kang, CY
    Choi, C
    Abkar, M
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 95 - 98
  • [49] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (05)
  • [50] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    Journal of Applied Physics, 2006, 100 (05):