A Multi-Synchronous Bi-Directional NoC (MBiNoC) architecture with dynamic self-reconfigurable channel for the GALS infrastructure

被引:1
作者
Kamal, Rajeev [1 ]
Moreno Arostegui, Juan M. [1 ]
机构
[1] Univ Politecn Cataluna, Dept Elect Engn, Barcelona, Spain
关键词
Network-on-Chip (NoC); GALS; Bidirectional channel; Multi-synchronous FIFO; On-chip communications; ON-CHIP; INTERFACES; NETWORKS; DESIGN;
D O I
10.1016/j.aej.2017.02.019
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
To enhance the performance of on-chip communications of Globally Asynchronous Locally Synchronous Systems (GALS), a dynamic reconfigurable multi-synchronous router architecture is proposed to increase network on chip (NoC) efficiency by changing the path of the communication link in the runtime traffic situation. In order to address GALS issues and bandwidth requirements, the proposed multi-synchronous bidirectional NoC's router is developed and it guarantees higher packet consumption rate, better bandwidth utilization with lower packet delivery latency. All the input/output ports of the proposed router behave as a bi-directional ports and communicate through a novel multi-synchronous first-in first-out (FIFO) buffer. The bidirectional port is controlled by a dynamic channel control module which provides a dynamic reconfigurable channel to the router itself and associated sub-modules. This proposed multi-synchronous bidirectional router architecture is synthesized using Xilinx ISE 14.7 and FPGA Virtex 6 family device XC6VLX760 is considered as target technology and its performance is evaluated in terms of power, area and delay. (C) 2017 Faculty of Engineering, Alexandria University. Production and hosting by Elsevier B.V.
引用
收藏
页码:739 / 754
页数:16
相关论文
共 30 条
[1]  
Agarwal A., 2009, Journal of Engineering, Computing and Architecture, V3
[2]   Design of On-chip and off-chip interfaces for a GALS NoC architecture [J].
Beigne, E. ;
Vivet, P. .
12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, :172-181
[3]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[4]   A survey of research and practices of network-on-chip [J].
Bjerregaard, Tobias ;
Mahadevan, Shankar .
ACM COMPUTING SURVEYS, 2006, 38 (01) :1-51
[5]   Efficient self-timed interfaces for crossing clock domains [J].
Chakraborty, A ;
Greenstreet, MR .
NINTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2003, :78-88
[6]   GALDS: A complete framework for designing multiclock ASICs and SoCs [J].
Chattopadhyay, A ;
Zilic, Z .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) :641-654
[7]  
Chelcea T., 2000, Proceedings IEEE Computer Society Workshop on VLSI 2000. System Design for a System-on-Chip Era, P119, DOI 10.1109/IWV.2000.844540
[8]   Oblivious Routing in On-Chip Bandwidth-Adaptive Networks [J].
Cho, Myong Hyon ;
Lis, Mieszko ;
Shim, Keun Sup ;
Kinsy, Michel ;
Wen, Tina ;
Devadas, Srinivas .
18TH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, PROCEEDINGS, 2009, :181-190
[9]  
Chu P.P., 2006, RTL HARDWARE DESIGN
[10]  
Cummings C., 2002, SIMULATION SYNTHESIS