Pre-Bond Probing of TSVs in 3D Stacked ICs

被引:0
|
作者
Noia, Brandon [1 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-Silicon Via (TSV)-based 3D stacked ICs (SICs) are becoming increasingly important in the semiconductor industry, yet pre-bond testing of TSVs continues to be difficult with current technologies. In this paper, we present a test and DFT method for pre-bond testing of TSVs using probe technology. We describe the on-die test architecture and probe technique needed for TSV testing, in which individual probe needles make contact with multiple TSVs at a time. We also describe methods for capacitance and resistance measurements, as well as stuck-at and leakage tests. Simulation results using HSPICE are presented for a TSV network. We demonstrate that we can achieve high resolution in these measurements, and therefore high accuracy in defect detection when we target one or multiple TSVs at a time. We also show that the test outcome is reliable even in the presence of process variations or multiple defective TSVs.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Faulty TSVs Identification and Recovery in 3D Stacked ICs During Pre-bond Testing
    Royl, Surajit Kumar
    Chatterjee, Sobitri
    Giri, Chandan
    Rahaman, Hafizur
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [2] Identification of Defective TSVs in Pre-Bond Testing of 3D ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 187 - 194
  • [3] An Optimal Probing Method of Pre-Bond TSV Fault Identification in 3D Stacked ICs
    Zhang, Bei
    Agrawal, Vishwani D.
    2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [4] Pre-Bond Probing of Through-Silicon Vias in 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 547 - 558
  • [5] Identifying Faulty TSVs in 3D Stacked IC During Pre-bond Testing
    Roy, Surajit Kumar
    Chatterjee, Sobitri
    Giri, Chandan
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 162 - 166
  • [6] Faulty TSVs Identification in 3D IC Using Pre-bond Testing
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    VLSI DESIGN AND TEST, 2017, 711 : 805 - 812
  • [7] Identification of Faulty TSVs in 3D IC during Pre-bond Testing
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 109 - 114
  • [8] Voltage Skew-Based Test Technique for Pre-Bond TSVs in 3-D ICs
    Liu, Jun
    Chen, Zhi
    Chen, Tian
    Wu, Xi
    Liang, Huaguo
    Yuan, Xiaohui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (08) : 3930 - 3934
  • [9] A 3D IC BIST for pre-bond test of TSVs using Ring Oscillators
    Fkih, Yassine
    Vivet, Pascal
    Rouzeyre, Bruno
    Flottes, Marie-Lise
    Di Natale, Giorgio
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [10] Test Cost Optimization Technique for the Pre-Bond Test of 3D ICs
    Chen, Yong-Xiao
    Huang, Yu-Jen
    Li, Jin-Fu
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 102 - 107