SOC Power Management Strategy Based on Global Hardware Functional State Analysis

被引:3
作者
Affes, Hend [1 ]
Auguin, Michel [1 ]
机构
[1] Univ Nice Sophia Antipolis, CNRS, LEAT, Batiment Forum,Campus Sophia Tech, F-06903 Sophia Antipolis, France
来源
2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD) | 2015年
关键词
System On Chip (SOC); low power; power gating; clock gating; power state prediction; power management unit;
D O I
10.1109/DSD.2015.36
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Dynamic power management (DPM) has become a major technique for reducing power consumption in SoCs. One of the main challenges in DPM is to predict as soon as a component enters in idle mode if it will stay in this mode for a time longer than a minimum value that leads to power savings. Even if a component in power off state does not consume any power, waking up such a component induces a time penalty before it returns in running mode which impacts application performances. Moreover, the activity of components in any architecture depends on the mapping and scheduling of application tasks onto these components. These dependencies cannot be captured if power management decisions are taken on a per-component basis. Therefore, we propose a DPM technique based on a history of global states of the system where a global state is a collection of individual states of components at a given time. As a consequence, observing global state transitions at component level provides relevant information which help in taking decision to power off components and to anticipate their wake-up instants.
引用
收藏
页码:614 / 620
页数:7
相关论文
共 15 条
[1]  
Affes H, 2015, INT SYM QUAL ELECT, P223, DOI 10.1109/ISQED.2015.7085429
[2]  
[Anonymous], 2013, DOCID022152 STMICROE
[3]   A survey of design techniques for system-level dynamic power management [J].
Benini, L ;
Bogliolo, A ;
De Micheli, G .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (03) :299-316
[4]  
Brandolese C., 2006, P CSECS, P100
[5]   Energy-efficient stream task scheduling scheme for embedded multimedia applications on multi-issued stream architectures [J].
Cao, Shan ;
Li, Zhaolin ;
Wang, Fang ;
Jiang, Guoyue ;
Chen, Zhixiang ;
Wei, Shaojun .
JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (4-5) :187-201
[6]   Energy Optimization for Real-Time Multiprocessor System-on-Chip with Optimal DVFS and DPM Combination [J].
Chen, Gang ;
Huang, Kai ;
Knoll, Alois .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
[7]  
Hill D., 2013, Proceedings of the 13th IEEE International Conference on Rehabilitation Robotics (ICORR), P1, DOI DOI 10.1109/ICORR.2013.6650375
[8]  
Javaid H, 2011, ICCAD-IEEE ACM INT, P616, DOI 10.1109/ICCAD.2011.6105394
[9]  
Madan N, 2011, INT S HIGH PERF COMP, P291, DOI 10.1109/HPCA.2011.5749737
[10]  
Mishra A.K., 2010, Conference on High Performance Computing Networking, Storage and Analysis, (SC), P1, DOI DOI 10.1109/SC.2010.15