Comparative Study of Approximate Multipliers

被引:24
作者
Masadeh, Mahmoud [1 ]
Hasan, Osman [1 ]
Tahar, Sofiene [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18) | 2018年
关键词
Approximate Computing; Approximate Multiplier; Power-efficiency;
D O I
10.1145/3194554.3194626
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate multipliers are widely being advocated for energy-efficient computing in applications that exhibit an inherent tolerance to inaccuracy. In this paper, we identify three decisions for design and evaluation of approximate multiplier circuits: (1) the type of approximate full adder (FA) used to construct the multiplier, (2) the architecture, i.e., array or tree, of the multiplier and (3) the placement of sub-modules of approximate and exact multipliers in the target multiplier module. Based on FA cells implemented at the transistor level (TSMC65nm), we developed several approximate building blocks of 8x8 multipliers, as well as various implementations of higher order multipliers. These designs are evaluated based on their power, area, delay and error and the best designs are identified. We validate these designs on an image blending application using MATLAB, and compare them to related work.
引用
收藏
页码:415 / 418
页数:4
相关论文
共 50 条
[41]   Hardware implementation of approximate multipliers for signal processing applications [J].
Konguvel E. ;
Hariharan I. ;
Sujatha R. ;
Kannan M. .
International Journal of Wireless and Mobile Computing, 2022, 23 (3-4) :302-309
[42]   Design of approximate Booth multipliers based on error compensation [J].
Sheng, Yongxia ;
Liang, Huaguo ;
Fang, Bao ;
Jiang, Cuiyun ;
Huang, Zhengfeng ;
Yi, Maoxiang ;
Lu, Yingchun .
INTEGRATION-THE VLSI JOURNAL, 2023, 90 :183-189
[43]   A Probabilistic Error Model and Framework for Approximate Booth Multipliers [J].
Zhu, Yuying ;
Liu, Weiqiang ;
Han, Jie ;
Lombardi, Fabrizio .
NANOARCH'18: PROCEEDINGS OF THE 14TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2018, :7-12
[44]   Efficient Approximate Posit Multipliers for Deep Learning Computation [J].
Zhang, Hao ;
Ko, Seok-Bum .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (01) :201-211
[45]   Designing Energy Efficient Approximate Multipliers for Neural Acceleration [J].
De, Sayandip ;
Huisken, Jos ;
Corporaal, Henk .
2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, :288-295
[46]   SMApproxLib: Library of FPGA-based Approximate Multipliers [J].
Ullah, Salim ;
Murthy, Sanjeev Sripadraj ;
Kumar, Akash .
2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
[47]   Low-Power Approximate Multipliers Using Encoded Partial Products and Approximate Compressors [J].
Ansari, Mohammad Saeed ;
Jiang, Honglan ;
Cockburn, Bruce F. ;
Han, Jie .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (03) :404-416
[48]   Design and Analysis of Majority Logic-Based Approximate 5:2 Compressors and Multipliers [J].
Xu, Kai ;
Geng, Shuqin ;
Yang, Hao ;
Cui, Ao .
2024 5TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND APPLICATION, ICCEA 2024, 2024, :455-459
[49]   Design Optimization of a 4-2 Compressor for Low-cost Approximate Multipliers [J].
Seok H. ;
Seo H. ;
Lee J. ;
Kim Y. .
IEIE Transactions on Smart Processing and Computing, 2022, 11 (06) :455-461
[50]   Low-Power Compressor-Based Approximate Multipliers With Error Correcting Module [J].
Kumar, U. Anil ;
Chatterjee, Sumit K. ;
Ahmed, Syed Ershad .
IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (02) :59-62