Dependence of Grain Size on the Performance of a Polysilicon Channel TFT for 3D NAND Flash Memory

被引:14
作者
Kim, Seung-Yoon [1 ]
Park, Jong Kyung [1 ]
Hwang, Wan Sik [2 ]
Lee, Seung-Jun [3 ]
Lee, Ki-Hong [3 ]
Pyi, Seung Ho [3 ]
Cho, Byung Jin [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, 335 Gwahak Ro, Daejeon 305701, South Korea
[2] Korea Aerosp Univ, Dept Mat Engn, Gyeonggi Do 412791, South Korea
[3] SK Hynix Semicond Inc, Icheon Si 467701, Gyeonggi Do, South Korea
关键词
3D NAND; Solid Phase Crystallization; Channel Thickness; Grain Size Effect; Interface Trap Density; On-State Current; DENSITIES;
D O I
10.1166/jnn.2016.12251
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
We investigated the dependence of grain size on the performance of a polycrystalline silicon (poly-Si) channel TFT for application to 3D NAND Flash memory devices. It has been found that the device performance and memory characteristics are strongly affected by the grain size of the poly-Si channel. Higher on-state current, faster program speed, and poor endurance/reliability properties are observed when the poly-Si grain size is large. These are mainly attributed to the different local electric field induced by an oxide valley at the interface between the poly-Si channel and the gate oxide. In addition, the trap density at the gate oxide interface was successfully measured using a charge pumping method by the separation between the gate oxide interface traps and traps at the grain boundaries in the poly-Si channel. The poly-Si channel with larger grain size has lower interface trap density.
引用
收藏
页码:5044 / 5048
页数:5
相关论文
共 19 条
[1]  
[Anonymous], IEEE S VLSI TECHN
[2]   USE OF CHARGE PUMPING CURRENTS TO MEASURE SURFACE STATE DENSITIES IN MOS-TRANSISTORS [J].
ELLIOT, ABM .
SOLID-STATE ELECTRONICS, 1976, 19 (03) :241-247
[3]  
Endoh T., 2001, 2001 IEEE INT EL DEV
[4]   Optimal integration and characteristics of vertical array devices for ultra-high density, Bit-Cost Scalable flash memory [J].
Fukuzumi, Yoshiaki ;
Katsumata, Ryota ;
Kito, Masaru ;
Kido, Masaru ;
Sato, Mitsuru ;
Tanaka, Hiroyasu ;
Nagata, Yuzo ;
Matsuoka, Yasuyuki ;
Iwata, Yoshihisa ;
Aochi, Hideaki ;
Nitayama, Akihiro .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :449-+
[5]   EVALUATION OF Q(BD) FOR ELECTRONS TUNNELING FROM THE SI/SIO2 INTERFACE COMPARED TO ELECTRON-TUNNELING FROM THE POLY-SI/SIO2 INTERFACE [J].
GONG, SS ;
BURNHAM, ME ;
THEODORE, ND ;
SCHRODER, DK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (07) :1251-1257
[6]   A RELIABLE APPROACH TO CHARGE-PUMPING MEASUREMENTS IN MOS-TRANSISTORS [J].
GROESENEKEN, G ;
MAES, HE ;
BELTRAN, N ;
DEKEERSMAECKER, RF .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (01) :42-53
[7]  
Hsiao Y.-H., 2010, IEEE International Memory Workshop (IMW), P1, DOI DOI 10.1109/IMW.2010.5488390
[8]  
Jeong M.-K., 2012, 2012 IEEE INT EL DEV, P9
[9]  
Jeong M.K., 2012, IEEE 2012 S VLSI TEC, P55
[10]  
Jungdal Choi, 2011, 2011 IEEE Symposium on VLSI Technology. Digest of Technical Papers, P178