High-speed serial AER on FPGA

被引:23
作者
Berge, Hans Kristian Otnes [1 ]
Hafliger, Philipp [1 ]
机构
[1] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
来源
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11 | 2007年
关键词
D O I
10.1109/ISCAS.2007.378041
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a high speed serial Address-Event Representation (AER) link with a capacity of 41.66Mevents/sec. The link has been implemented using a low voltage differential signaling (LVDS) interface on a commercial FPGA. Many of the latest reconfigurable devices (FPGAs, CPLDs, etc.) offer highly optimized modules for this kind of communication. However, many AER processing systems require an ASIC implementation. We thus propose to implement AER components with a serial AER interface as multi-chip PCBs with one or several ASICs communicating in parallel with an FPGA that handles the external high speed serial link. We judge the design effort to be much smaller than in a comparable monolithic ASIC implementation.
引用
收藏
页码:857 / 860
页数:4
相关论文
共 9 条
[1]  
Athavale A., 2005, HIGH SPEED SERIAL I
[2]   A burst-mode word-serial address-event Link-III: Analysis and test results [J].
Boahen, KA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (07) :1292-1300
[3]  
Häfliger P, 2001, ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, P87, DOI 10.1109/ICECS.2001.957679
[4]   SILICON AUDITORY PROCESSORS AS COMPUTER PERIPHERALS [J].
LAZZARO, J ;
WAWRZYNEK, J ;
MAHOWALD, M ;
SIVILOTTI, M ;
GILLESPIE, D .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 1993, 4 (03) :523-528
[5]   A COMMUNICATION SCHEME FOR ANALOG VLSI PERCEPTIVE SYSTEMS [J].
MORTARA, A ;
VITTOZ, EA ;
VENIER, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (06) :660-669
[6]  
POULIQUEN PO, 1999, P C INF SCI SYST MAR
[7]  
VICENTE RP, 2005, LECT NOTES COMPUTER, V3512, P518
[8]   A DC-BALANCED, PARTITIONED-BLOCK, 8B/10B TRANSMISSION CODE [J].
WIDMER, AX ;
FRANASZEK, PA .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1983, 27 (05) :440-451
[9]  
*XIL, 2004, ROCK IO TRANSC US GU