A Unified Analytical One-Dimensional Surface Potential Model for Partially Depleted (PD) and Fully Depleted (FD) SOI MOSFETs

被引:0
作者
Pandey, Rahul [1 ]
Dutta, Aloke K. [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
关键词
SOI MOSFET; PD and FD; surface potential; unified analytical model;
D O I
10.5573/JSTS.2011.11.4.262
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we present a unified analytical surface potential model, valid for both PD and FD SOI MOSFETs. Our model is based on a simplified one dimensional and purely analytical approach, and builds upon an existing model, proposed by Yu et al. [4], which is one of the most recent compact analytical surface potential models for SOI MOSFETs available in the literature, to improve its accuracy and remove its inconsistencies, thereby adding to its robustness. The model given by Yu et al. [4] fails entirely in modeling the variation of the front surface potential with respect to the changes in the substrate voltage, which has been corrected in our modified model. Also, [4] produces self-inconsistent results due to misinterpretation of the operating mode of an SOI device. The source of this error has been traced in our work and a criterion has been postulated so as to avoid any such error in future. Additionally, a completely new expression relating the front and back surface potentials of an FD SOI film has been proposed in our model, which unlike other models in the literature, takes into account for the first time in analytical one dimensional modeling of SOI MOSFETs, the contribution of the increasing inversion charge concentration in the silicon film, with increasing gate voltage, in the strong inversion region. With this refinement, the maximum percent error of our model in the prediction of the back surface potential of the SOI film amounts to only 3.8% as compared to an error of about 10% produced by the model of Yu et al. [4], both with respect to MEDICI simulation results.
引用
收藏
页码:262 / 271
页数:10
相关论文
共 11 条
[1]   Compact surface potential model for FD SOI MOSFET considering substrate depletion region [J].
Agarwal, Pradeep ;
Saraswat, Govind ;
Kumar, M. Jagadesh .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (03) :789-795
[2]   A unified I-V model for PD/FD SOI MOSFETs with a compact model for floating body effects [J].
Bolouki, S ;
Maddah, M ;
Afzali-Kusha, A ;
El Nokali, M .
SOLID-STATE ELECTRONICS, 2003, 47 (11) :1909-1915
[3]   Nanoscale ultrathin body PMOSFETs with raised selective germanium source/drain [J].
Choi, YK ;
Ha, DW ;
King, TJ ;
Hu, CM .
IEEE ELECTRON DEVICE LETTERS, 2001, 22 (09) :447-448
[4]   TRANSCONDUCTANCE OF SILICON-ON-INSULATOR (SOI) MOSFETS [J].
COLINGE, JP .
IEEE ELECTRON DEVICE LETTERS, 1985, 6 (11) :573-574
[5]   SUBTHRESHOLD SLOPE OF THIN-FILM SOI MOSFETS [J].
COLINGE, JP .
IEEE ELECTRON DEVICE LETTERS, 1986, 7 (04) :244-246
[6]  
LIM HK, 1983, IEEE T ELECTRON DEV, V30, P1244
[7]  
Lundstrom M., 2008, SOI ELECTROSTATICS L
[8]   A continuous compact MOSFET model for fully- and partially-depleted SOI devices [J].
Sleight, JW ;
Rios, R .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (04) :821-825
[9]  
TSIVIDIS Y, 2008, OPERATION MODELING M
[10]   An explicit surface-potential-based MOSFET model for circuit simulation [J].
van Langevelde, R ;
Klaassen, FM .
SOLID-STATE ELECTRONICS, 2000, 44 (03) :409-418