A 6.3-9-GHz CMOS fast settling PLL for MB-OFDM UWB applications

被引:66
|
作者
Tak, GY [1 ]
Hyun, SB [1 ]
Kang, TY [1 ]
Choi, BG [1 ]
Park, SS [1 ]
机构
[1] Elect & Telecommun Res Inst, Basic Res Lab, Taejon 305350, South Korea
关键词
phase-frequency detector; phase-locked loops; synthesizers; ultra-wideband (UWB);
D O I
10.1109/JSSC.2005.852421
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 6.336 and 8.976 GHz in steps of 528 MHz and settles in approximately 150 ns is presented. The proposed PLL can be employed as a building block for a frequency synthesizer which generates a seven-band hopping carrier for multiband orthogonal frequency division multiplexing (MB-OFDM) ultra-wideband (UWB) radio. To achieve fast loop settling, integer-N architecture that operates with 528-MHz reference frequency is implemented and a wideband active-loop filter is integrated. An improved phase-frequency detector (PFD) is proposed for faster loop settling. To reduce reference sidebands, a feedback circuit using replica bias is implemented in the charge pump. I/Q carriers are generated by two cross-coupled LC VCOs. The output current of the charge pump is controlled to compensate for the VCO gain nonlinearity and a programmable frequency divider (12 <= N <= 17) that reliably operates at 9 GHz; is designed. Fabricated in 0.18-mu m CMOS technology, the PLL consumes 32 mA from a 1.8-V supply and achieves phase noise of - 109.6 dBc/Hz at 1-MHz offset and spurs of -52 dBc.
引用
收藏
页码:1671 / 1679
页数:9
相关论文
共 50 条
  • [1] Fast settling 9GHz PLL using 528MHz reference PLL clock for MB-OFDM UWB system
    Lee, Young Jae
    Hyun, Seok Bong
    Tak, Geurn Young
    Yu, Hyun Kyu
    2006 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, 2006, : 179 - +
  • [2] A 3.1-4.8 GHz CMOS receiver for MB-OFDM UWB
    杨光
    姚望
    尹江伟
    郑仁亮
    李巍
    李宁
    任俊彦
    半导体学报, 2009, (01) : 59 - 64
  • [3] A 3.1-4.8 GHz CMOS receiver for MB-OFDM UWB
    Yang Guang
    Yao Wang
    Yin Jiangwei
    Zheng Renliang
    Li Wei
    Li Ning
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (01)
  • [4] A 6-9 GHz 5-band CMOS synthesizer for MB-OFDM UWB
    Chen Pufeng
    Li Zhiqiang
    Wang Xiaosong
    Zhang Haiying
    Ye Tianchun
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (07)
  • [5] A 6-9 GHz 5-band CMOS synthesizer for MB-OFDM UWB
    陈普锋
    李志强
    王小松
    张海英
    叶甜春
    半导体学报, 2010, 31 (07) : 72 - 78
  • [6] A 2.5-4.5 GHz CMOS FAST SETTLING PLL FOR IR-UWB RADAR APPLICATIONS
    Wang, Zhicheng
    Chen, Xican
    Shen, Yiyu
    Rhee, Woogeun
    Wang, Zhihua
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [7] A 3.1-8.0 GHz MB-OFDM UWB transceiver in 0.18μm CMOS
    Zheng, Hui
    Lou, Shuzuo
    Lu, Dongtian
    Shen, Cheng
    Chan, Tatfu
    Luong, Howard C.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 651 - 654
  • [8] A 1.5 V 3.1 GHz-8 GHz CMOS synthesizer for 9-band MB-OFDM UWB transceivers
    Zheng, Hui
    Luong, Howard C.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (06) : 1250 - 1260
  • [9] A CMOS frequency synthesizer block for MB-OFDM UWB systems
    Kim, Chang-Wan
    Choi, Sang-Sung
    Lee, Sang-Gug
    ETRI JOURNAL, 2007, 29 (04) : 437 - 444
  • [10] A fast-hopping single-PLL 3-band MB-OFDM UWB synthesizer
    van de Beek, Remco C. H.
    Leenaerts, Domine M. W.
    van der Weide, Gerard
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1522 - 1529