A 6.3-9-GHz CMOS fast settling PLL for MB-OFDM UWB applications

被引:68
作者
Tak, GY [1 ]
Hyun, SB [1 ]
Kang, TY [1 ]
Choi, BG [1 ]
Park, SS [1 ]
机构
[1] Elect & Telecommun Res Inst, Basic Res Lab, Taejon 305350, South Korea
关键词
phase-frequency detector; phase-locked loops; synthesizers; ultra-wideband (UWB);
D O I
10.1109/JSSC.2005.852421
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 6.336 and 8.976 GHz in steps of 528 MHz and settles in approximately 150 ns is presented. The proposed PLL can be employed as a building block for a frequency synthesizer which generates a seven-band hopping carrier for multiband orthogonal frequency division multiplexing (MB-OFDM) ultra-wideband (UWB) radio. To achieve fast loop settling, integer-N architecture that operates with 528-MHz reference frequency is implemented and a wideband active-loop filter is integrated. An improved phase-frequency detector (PFD) is proposed for faster loop settling. To reduce reference sidebands, a feedback circuit using replica bias is implemented in the charge pump. I/Q carriers are generated by two cross-coupled LC VCOs. The output current of the charge pump is controlled to compensate for the VCO gain nonlinearity and a programmable frequency divider (12 <= N <= 17) that reliably operates at 9 GHz; is designed. Fabricated in 0.18-mu m CMOS technology, the PLL consumes 32 mA from a 1.8-V supply and achieves phase noise of - 109.6 dBc/Hz at 1-MHz offset and spurs of -52 dBc.
引用
收藏
页码:1671 / 1679
页数:9
相关论文
共 22 条
[1]   Design of a multiband OFDM system for realistic UWB channel environments [J].
Batra, A ;
Balakrishnan, J ;
Aiello, GR ;
Foerster, JR ;
Dabak, A .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2004, 52 (09) :2123-2138
[2]  
BATRA A, 2003, IEEE
[3]   A subpicosecond jitter PLL for clock generation in 0.12-μm digital CMOS [J].
Da Dalt, N ;
Sandner, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) :1275-1278
[4]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[5]   A 4-GHz clock system for a high-performance system-on-a-chip design [J].
Ingino, JM ;
von Kaenel, VR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) :1693-1698
[6]  
ISMAIL A, 2005, IEEE INT SOL STAT CI, P208
[7]   A 960-Mb/s/pin interface for skew-tolerant bus using low jitter PLL [J].
Kim, S ;
Lee, K ;
Moon, Y ;
Jeong, DK ;
Choi, YH ;
Lim, HK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :691-700
[8]   Reducing MOSFET 1/f noise and power consumption by switched biasing [J].
Klumperink, EAM ;
Gierkink, SLJ ;
van der Wel, AP ;
Nauta, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :994-1001
[9]   A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-μm CMOS technology [J].
Lam, C ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) :788-794
[10]   A 2-1600-MHz CMOS clock recovery PLL with low-vdd capability [J].
Larsson, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1951-1960