Thin-Film Transistor Simulations With the Voltage-In-Current Latency Insertion Method

被引:1
作者
Chin, Wei Chun [1 ]
Pashkovich, Andrei [2 ]
Schutt-Aine, Jose E. [3 ]
Ahmad, Nur Syazreen [1 ]
Goh, Patrick [1 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal 14300, Penang, Malaysia
[2] Silvaco Inc, Santa Clara, CA 95054 USA
[3] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Integrated circuit modeling; Thin film transistors; Mathematical models; Transistors; Logic gates; Circuit stability; Capacitance; Circuit analysis; latency insertion method; thin-film transistor; FAST TRANSIENT ANALYSIS; METHOD LIM;
D O I
10.1109/ACCESS.2021.3131730
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents formulations for the voltage-in-current (VinC) latency insertion method (LIM) for thin-film transistors (TFTs). LIM is a fast circuit simulation algorithm that solves circuits in a leapfrog manner, without requiring intensive matrix operations present in SPICE-based simulators. This allows LIM to have a far superior scaling with respect to the size of the circuit resulting in significant time savings on large circuit networks. The VinC LIM formulation for the TFTs written in this article has the benefit of a better stability compared to the original LIM formulation which allows the use of larger time steps. The performance of the new algorithm is demonstrated through the simulation of numerical examples of large flat-panel display (FPD) circuits. It is seen that VinC LIM greatly outperforms basic LIM and commercial SPICE-based simulators, where the presented algorithm is able to simulate circuits with more than 10 million nodes or devices in a reasonable time, which is not viable in many modern day SPICE-based simulators.
引用
收藏
页码:159334 / 159348
页数:15
相关论文
共 50 条
  • [41] An Asynchronous Design for Testability and Implementation in Thin-film Transistor Technology
    Cheng, Chi-Hsuan
    Li, James Chien-Mo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (02): : 193 - 201
  • [42] Single-layer thin-film transistor analysis and design
    Wager, John F.
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2023, 31 (10) : 608 - 614
  • [43] An Asynchronous Design for Testability and Implementation in Thin-film Transistor Technology
    Chi-Hsuan Cheng
    James Chien-Mo Li
    Journal of Electronic Testing, 2011, 27 : 193 - 201
  • [44] Single-crystalline silicon thin-film transistor on glass
    Shi, XJ
    Wong, M
    Henttinen, K
    Suni, T
    Suni, I
    Lau, SS
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 265 - 268
  • [45] Various Reliability Investigations of Low Temperature Polycrystalline Silicon Tunnel Field-Effect Thin-Film Transistor
    Ma, William Cheng-Yu
    Hsu, Hui-Shun
    Wang, Hsiao-Chun
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (04) : 775 - 780
  • [46] High-Performance Junctionless Ferroelectric Thin-Film Transistor for Low-Voltage and High-Speed Nonvolatile Memory Applications
    Ma, William Cheng-Yu
    Su, Chun-Jung
    Kao, Kuo-Hsing
    Yen, Yu-Chieh
    Yang, Ji-Min
    Li, Yi-Han
    Chen, Yen-Chen
    Lin, Jhe-Yu
    Chang, Hui-Wen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2025, 72 (01) : 247 - 252
  • [47] Leakage current model of InGaZnO thin film transistor
    Deng Xiao-Qing
    Deng Lian-Wen
    He Yi-Ni
    Liao Cong-Wei
    Huang Sheng-Xiang
    Luo Heng
    ACTA PHYSICA SINICA, 2019, 68 (05)
  • [48] Low-voltage ultraviolet detectors using ZnO thin-film transistor isolated by B ion implantation
    Bae, Heesun
    Im, Seongil
    Song, Jonghan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (07) : 5362 - 5364
  • [49] Zinc Oxide Thin-Film Transistor with Catalytic Electrodes for Hydrogen Sensing at Room Temperature
    Ghosh, Sukanya
    Rajan, Lintu
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 : 303 - 310