Thin-Film Transistor Simulations With the Voltage-In-Current Latency Insertion Method

被引:1
|
作者
Chin, Wei Chun [1 ]
Pashkovich, Andrei [2 ]
Schutt-Aine, Jose E. [3 ]
Ahmad, Nur Syazreen [1 ]
Goh, Patrick [1 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal 14300, Penang, Malaysia
[2] Silvaco Inc, Santa Clara, CA 95054 USA
[3] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Integrated circuit modeling; Thin film transistors; Mathematical models; Transistors; Logic gates; Circuit stability; Capacitance; Circuit analysis; latency insertion method; thin-film transistor; FAST TRANSIENT ANALYSIS; METHOD LIM;
D O I
10.1109/ACCESS.2021.3131730
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents formulations for the voltage-in-current (VinC) latency insertion method (LIM) for thin-film transistors (TFTs). LIM is a fast circuit simulation algorithm that solves circuits in a leapfrog manner, without requiring intensive matrix operations present in SPICE-based simulators. This allows LIM to have a far superior scaling with respect to the size of the circuit resulting in significant time savings on large circuit networks. The VinC LIM formulation for the TFTs written in this article has the benefit of a better stability compared to the original LIM formulation which allows the use of larger time steps. The performance of the new algorithm is demonstrated through the simulation of numerical examples of large flat-panel display (FPD) circuits. It is seen that VinC LIM greatly outperforms basic LIM and commercial SPICE-based simulators, where the presented algorithm is able to simulate circuits with more than 10 million nodes or devices in a reasonable time, which is not viable in many modern day SPICE-based simulators.
引用
收藏
页码:159334 / 159348
页数:15
相关论文
共 50 条
  • [41] INDIUM ANTIMONIDE THIN-FILM TRANSISTOR
    FRANTZ, VL
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1965, 53 (07): : 760 - &
  • [42] An analytical model for current-voltage characteristics of a small-geometry poly-Si thin-film transistor
    Chopra, S
    Gupta, RS
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2000, 15 (11) : 1065 - 1070
  • [43] A novel structured polysilicon thin-film transistor that increases the on/off current ratio
    Hwang, HW
    Kang, CJ
    Kim, YS
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2003, 18 (09) : 845 - 849
  • [44] Analysis of heating phenomenon in oxide thin-film transistor under pulse voltage stress
    Kise, Kahori
    Fujii, Mami
    Tomai, Shigekazu
    Ueoka, Yoshihiro
    Yamazaki, Haruka
    Urakawa, Satoshi
    Yano, Koki
    Wang, Dapeng
    Furuta, Mamoru
    Horita, Masahiro
    Ishikawa, Yasuaki
    Uraoka, Yukiharu
    2014 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK), 2014,
  • [45] Threshold Voltage Control of Pentacene Thin-Film Transistor with Dual-Gate Structure
    Koo, Jae Bon
    Ku, Chan Hoe
    Lim, Sang Chul
    Lee, Jung Hun
    Kim, Seong Hyun
    Lim, Jung Wook
    Yun, Sun Jin
    Yang, Yong Suk
    Suh, Kyung Soo
    JOURNAL OF INFORMATION DISPLAY, 2006, 7 (03) : 27 - 30
  • [46] High voltage polycrystalline thin-film transistor with variable doping slots in the offset region
    Xu, YZ
    Cross, R
    Manhas, M
    Clough, FJ
    DeSouza, MM
    Narayanan, EMS
    Flores, D
    Rebello, J
    Vellvehi, M
    Millan, J
    APPLIED PHYSICS LETTERS, 2002, 80 (12) : 2192 - 2194
  • [47] Low-Voltage Double-Gate ZnO Thin-Film Transistor Circuits
    Li, Yuanyuan V.
    Ramirez, Jose Israel
    Sun, Kaige G.
    Jackson, Thomas N.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (07) : 891 - 893
  • [48] Low-voltage driven flexible organic thin-film transistor humidity sensors
    Yin, Ming-Jie
    Li, Zi-Rong
    Lv, Tian-Run
    Yong, Ken-Tye
    An, Quan-Fu
    SENSORS AND ACTUATORS B-CHEMICAL, 2021, 339
  • [49] Threshold Voltage Control of Pentacene Thin-Film Transistor with Dual-Gate Structure
    Koo, Jae Bon
    Ku, Chan Hoe
    Lim, Sang Chul
    Lee, Jung Hun
    Kim, Seong Hyun
    Lim, Jung Wook
    Yun, Sun Jin
    Yang, Yong Suk
    Suh, Kyung Soo
    IMID/IDMC 2006: THE 6TH INTERNATIONAL MEETING ON INFORMATION DISPLAY/THE 5TH INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2006, : 1103 - 1106
  • [50] CONTROL OF THE PERFORMANCE OF POLYSILICON THIN-FILM TRANSISTOR BY HIGH-GATE-VOLTAGE STRESS
    DIMITRIADIS, CA
    COXON, PA
    LOWE, AJ
    STOEMENOS, J
    ECONOMOU, NA
    IEEE ELECTRON DEVICE LETTERS, 1991, 12 (12) : 676 - 678