Thin-Film Transistor Simulations With the Voltage-In-Current Latency Insertion Method

被引:1
|
作者
Chin, Wei Chun [1 ]
Pashkovich, Andrei [2 ]
Schutt-Aine, Jose E. [3 ]
Ahmad, Nur Syazreen [1 ]
Goh, Patrick [1 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal 14300, Penang, Malaysia
[2] Silvaco Inc, Santa Clara, CA 95054 USA
[3] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
关键词
Integrated circuit modeling; Thin film transistors; Mathematical models; Transistors; Logic gates; Circuit stability; Capacitance; Circuit analysis; latency insertion method; thin-film transistor; FAST TRANSIENT ANALYSIS; METHOD LIM;
D O I
10.1109/ACCESS.2021.3131730
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents formulations for the voltage-in-current (VinC) latency insertion method (LIM) for thin-film transistors (TFTs). LIM is a fast circuit simulation algorithm that solves circuits in a leapfrog manner, without requiring intensive matrix operations present in SPICE-based simulators. This allows LIM to have a far superior scaling with respect to the size of the circuit resulting in significant time savings on large circuit networks. The VinC LIM formulation for the TFTs written in this article has the benefit of a better stability compared to the original LIM formulation which allows the use of larger time steps. The performance of the new algorithm is demonstrated through the simulation of numerical examples of large flat-panel display (FPD) circuits. It is seen that VinC LIM greatly outperforms basic LIM and commercial SPICE-based simulators, where the presented algorithm is able to simulate circuits with more than 10 million nodes or devices in a reasonable time, which is not viable in many modern day SPICE-based simulators.
引用
收藏
页码:159334 / 159348
页数:15
相关论文
共 50 条
  • [1] Voltage-in-Current Latency Insertion Method for Diodes and MOSFETs
    Chin, Wei Chun
    Pashkovich, Andrei
    Malinauskas, Kostas
    Schutt-Aine, Jose E.
    Ibrahim, Haidi
    Ahmad, Nur Syazreen
    Goh, Patrick
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (10): : 1708 - 1720
  • [2] Voltage-in-current formulation for the latency insertion method for improved stability
    Tan, K. H.
    Goh, P.
    Ain, M. F.
    ELECTRONICS LETTERS, 2016, 52 (23) : 1904 - U12
  • [3] Modeling and Simulation for Transient Thermal Analyses Using a Voltage-in-Current Latency Insertion Method
    Wei Chun Chin
    Boon Chun New
    Nur Syazreen Ahmad
    Patrick Goh
    Journal of Electronic Science and Technology, 2022, (04) : 383 - 395
  • [4] Modeling and Simulation for Transient Thermal Analyses Using a Voltage-in-Current Latency Insertion Method
    Wei Chun Chin
    Boon Chun New
    Nur Syazreen Ahmad
    Patrick Goh
    JournalofElectronicScienceandTechnology, 2022, 20 (04) : 383 - 395
  • [5] Modeling and Simulation for Transient Thermal Analyses Using a Voltage-in-Current Latency Insertion Method
    Chin W.C.
    New B.C.
    Ahmad N.S.
    Goh P.
    Journal of Electronic Science and Technology, 2022, 20 (04) : 383 - 395
  • [6] A HIGH VOLTAGE THIN-FILM TRANSISTOR
    OHANLON, JF
    HAERING, RR
    SOLID-STATE ELECTRONICS, 1969, 12 (05) : 363 - &
  • [7] HIGH-VOLTAGE CDSE THIN-FILM TRANSISTOR
    LUO, FC
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY, 1979, 16 (04): : 1045 - 1048
  • [8] THIN-FILM TRANSISTOR
    DEGRAAFF, HC
    KOELMANS, H
    PHILIPS TECHNICAL REVIEW, 1966, 27 (07): : 200 - +
  • [9] Dual Threshold Voltage Organic Thin-Film Transistor Technology
    Nausieda, Ivan
    Ryu, Kevin Kyungbum
    Da He, David
    Akinwande, Akintunde Ibitayo
    Bulovic, Vladimir
    Sodini, Charles G.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 3027 - 3032
  • [10] Hydrostatic-pressure dependence of organic thin-film transistor current versus voltage characteristics
    Rang, ZL
    Nathan, MI
    Ruden, PP
    Chesterfield, R
    Frisbie, CD
    APPLIED PHYSICS LETTERS, 2004, 85 (23) : 5760 - 5762