VHDL architecture for IEC 61499 function blocks

被引:9
作者
O'Sullivan, D. [1 ]
Heffernan, D. [1 ]
机构
[1] Univ Limerick, Dept Elect & Comp Engn, Limerick, Ireland
关键词
D O I
10.1049/iet-cdt.2009.0122
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
IEC 61499 runtime systems to-date have focussed on software implementations deployed to various micro-processors. This study proposes a novel and viable architecture allowing IEC 61499 models to be deployed as custom logic within a field programmable gate arrays (FPGAs). A complier/translator has been developed, by the authors, capable of translating IEC 61499 models to their very-high-speed integrated circuit (VHSIC) hardware description language (VHDL) equivalent in accordance with this architecture. This architecture, and the associated compiler/translator, thus facilitates an exploration of the runtime behaviour of IEC 61499 elements in the context of FPGAs. This study also reports on a case study that was performed on a specific test scenario to determine the suitability and performance of the described architecture and associated compiler/translator. It was thus found that deploying IEC 61499 models to FPGAs allows capitalising on the parallel execution capabilities of the FPGA, resulting in the ability to handle simultaneous events and to execute algorithms in parallel. It was also found that simple modifications to the architecture result in a more traditional sequential behaviour. Furthermore, the architecture is capable of delivering highly deterministic hard real-time implementations of IEC 61499 models.
引用
收藏
页码:515 / 524
页数:10
相关论文
共 17 条
[11]  
Vyatkin V., EXECUTION MODEL IEC6
[12]   Sequential axiomatic model for execution of basic function blocks in IEC61499 [J].
Vyatkin, Valeriy ;
Dubinin, Victor .
2007 5TH IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS, VOLS 1-3, 2007, :1183-+
[13]   Alternatives for execution semantics of IEC61499 [J].
Vyatkin, Valeriy ;
Dubinin, Victor ;
Veber, Carlo ;
Ferrarini, Luca .
2007 5TH IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS, VOLS 1-3, 2007, :1151-+
[14]   A direct mapping FPGA architecture for industrial process control applications [J].
Welch, JT ;
Carletta, J .
2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, :595-598
[15]  
Xia F, 2004, IEEE SYS MAN CYBERN, P5148
[16]  
Yoong LH, 2007, IEEE INTL CONF IND I, P1189
[17]   Verifying IEC 61499 Function Blocks Using Esterel [J].
Yoong, Li Hsien ;
Roop, Partha S. .
IEEE EMBEDDED SYSTEMS LETTERS, 2010, 2 (01) :1-4