A Fractional-N Sub-Sampling PLL using a Pipelined Phase-Interpolator With an FoM of-250 dB

被引:92
作者
Narayanan, Aravind Tharayil [1 ]
Katsuragi, Makihiko [1 ]
Kimura, Kento [1 ]
Kondo, Satoshi [1 ]
Tokgoz, Korkut Kaan [1 ]
Nakata, Kengo [1 ]
Deng, Wei [2 ]
Okada, Kenichi [1 ]
Matsuzawa, Akira [1 ]
机构
[1] Tokyo Inst Technol, Dept Phys Elect, Tokyo 1528552, Japan
[2] Apple Inc, Cupertino, CA 95014 USA
关键词
CMOS; DTC; fast locking; fractional-N synthesizer; phase-locked loop (PLL); pipelined phase interpolator; push-pull VCO; short-current free; sub-sampling PLL (SSPLL); LOCKED LOOP; CMOS VCOS; NOISE; OSCILLATORS; CONVERTER; FEEDBACK; JITTER;
D O I
10.1109/JSSC.2016.2539344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fractional-N sub-sampling PLL architecture based on pipelined phase-interpolator and Digital-to-Time-Converter (DTC) is presented in this paper. The combination of pipelined phase-interpolator and DTC enables efficient design of the multi-phase generation mechanism required for the fractional operation. This technique can be used for designing a fractional-N PLL with low in-band phase noise and low spurious tones with low power consumption. The short-current-free pipelined phase-interpolator used in this work is capable of achieving high-linearity with low-power while minimizing the intrinsic jitter. A number of other circuit techniques and layout techniques are also employed in this design for ensuring high-performance operation with minimal chip area and power consumption. The proposed fractional-N PLL is implemented in standard 65 nm CMOS technology. The PLL has an operating range of 600 MHz from 4.34 GHz to 4.94 GHz. In fractional-N mode, the proposed PLL achieves -249.5 dB FoM and less than -59 dBc fractional spurs.
引用
收藏
页码:1630 / 1640
页数:11
相关论文
共 27 条
[1]   Phase noise and jitter in CMOS ring oscillators [J].
Abidi, Asad A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1803-1816
[2]  
[Anonymous], 2015, IEEE INT SOL STAT CI
[3]  
[Anonymous], 2006, ALL DIGITAL FREQUENC
[4]   A Fractional-N Divider-Less Phase-Locked Loop With a Subsampling Phase Detector [J].
Chang, Wei-Sung ;
Huang, Po-Chun ;
Lee, Tai-Cheng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) :2964-2975
[5]   A 0.1-1.5 GHz 8-bit Inverter-Based Digital-to-Phase Converter Using Harmonic Rejection [J].
Chen, Ming-Shuan ;
Hafez, Amr Amin ;
Yang, Chih-Kong Ken .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) :2681-2692
[6]   Class-C VCO With Amplitude Feedback Loop for Robust Start-Up and Enhanced Oscillation Swing [J].
Deng, Wei ;
Okada, Kenichi ;
Matsuzawa, Akira .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (02) :429-440
[7]  
Gao X., 2009, IEEE INT SOLID STATE, P392
[8]   An Intuitive Analysis of Phase Noise Fundamental Limits Suitable for Benchmarking LC Oscillators [J].
Garampazzi, Marco ;
Dal Toso, Stefano ;
Liscidini, Antonio ;
Manstretta, Danilo ;
Mendez, P. ;
Romano, L. ;
Castello, Rinaldo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) :635-645
[9]   A sub-picosecond resolution 0.5-1.5 GHz digital-to-phase converter [J].
Hanumolu, Pavan Kumar ;
Kratyuk, Volodymyr ;
Wei, Gu-Yeon ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) :414-424
[10]   A filtering technique to lower LC oscillator phase noise [J].
Hegazi, E ;
Sjöland, H ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1921-1930