Timing verification and delay test generation for hierarchical designs

被引:3
|
作者
Krishnamachary, A [1 ]
Abraham, JA [1 ]
Tupuri, RS [1 ]
机构
[1] Univ Texas, Comp Engn Res Ctr, Austin, TX 78712 USA
来源
VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2001年
关键词
D O I
10.1109/ICVD.2001.902655
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper develops an Effective solution for timing verification and delay test generation at the full chip level by exploiting the hierarchy in large designs. Currently, timing verification can only be done at the module level. WE consider the timing verification problem when a module is instantiated in a larger design, where the module-level critical paths might no longer hold. In order to check whether a module-level critical path is true at the chip level, we use a fault injection circuit where detecting a stuck-at fault in this circuit will result in a pair of vectors which sensitize the critical path in the module. Unfortunately, existing sequential automatic test pattern generators (ATPG) cannot deal with complete chip designs in generating tests using the above approach. Therefore, we use a hierarchical test generation approach which abstracts the rest of the large chip into just the logic behavior relevant to the embedded module. This resulting reduction bl complexity allows us to identify chip-level critical paths in large designs and to find delay tests for sensitizing these true critical paths. Experimental results confirm that the proposed technique is able to validate all the module-level critical paths in processor designs and show that most of the module-level critical paths are false at the chip level, while commercial ATPG at the full-chip level aborts in all the cases.
引用
收藏
页码:157 / 162
页数:6
相关论文
共 50 条
  • [1] Hierarchical delay test generation
    Ravikumar, CP
    Agrawal, N
    Agrawal, P
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 10 (03): : 231 - 244
  • [2] Hierarchical Delay Test Generation
    C.P. Ravikumar
    Nitin Agrawal
    Parul Agarwal
    Journal of Electronic Testing, 1997, 10 : 231 - 244
  • [3] Automatic Test Pattern Generation for timing verification and delay testing of RSFQ circuits
    Wang, Fangzhou
    Gupta, Sandeep
    2019 IEEE 37TH VLSI TEST SYMPOSIUM (VTS), 2019,
  • [4] TEA: A Test Generation Algorithm for Designs with Timing Exceptions
    Wang, Naixing
    Wang, Chen
    Tsai, Kun-Han
    Cheng, Wu-Tung
    Lin, Xijiang
    Kassab, Mark
    Pomeranz, Irith
    2019 IEEE 28TH ASIAN TEST SYMPOSIUM (ATS), 2019, : 19 - 24
  • [5] Efficient path delay test generation for custom designs
    Kang, SH
    Underwood, B
    Law, WO
    Konuk, H
    ETRI JOURNAL, 2001, 23 (03) : 138 - 149
  • [6] HIERARCHICAL TIMING VERIFICATION SYSTEM
    REDDI, R
    CHEN, C
    COMPUTER-AIDED DESIGN, 1986, 18 (09) : 467 - 471
  • [7] Transparency-based hierarchical test generation for modular RTL designs
    Makris, Y
    Collins, J
    Orailoglu, A
    Vishakantaiah, P
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 689 - 692
  • [8] THE USE OF RTL DESCRIPTIONS IN ACCURATE TIMING VERIFICATION AND TEST-GENERATION
    ROY, K
    ABRAHAM, JA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (09) : 1230 - 1239
  • [9] HIERARCHICAL TIMING VERIFICATION SYSTEM.
    Reddi, R.
    Chen, C.
    1600, (18):
  • [10] TIMING VERIFICATION FOR SYSTEM-LEVEL DESIGNS
    CHIANG, M
    BLOOM, M
    VLSI SYSTEMS DESIGN, 1987, 8 (13): : 46 - +