A Highly Stable Low-Energy 10T SRAM for Near-Threshold Operation

被引:23
作者
Abbasian, Erfan [1 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol 4714871167, Iran
关键词
Static random access memory (SRAM); near-threshold; low-energy; static noise margin; read stability; writability; FinFET; read-assist; SUBTHRESHOLD SRAM; ENHANCED READ; 6T SRAM; 9T SRAM; SCHEME; DESIGN; CELL; TRANSISTORS; DEVICE; ROBUST;
D O I
10.1109/TCSI.2022.3207992
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper aims to explore the design of a novel highly stable low-energy 10T (SLE10T) SRAM cell for near-threshold operation. The latch core of the proposed design consists of a cross-coupled structure of a tri-state inverter and a standard inverter. The tri-state inverter is switched to the high-impedance mode during a write operation to temporarily float the data node, improving writability. In addition, read stability is equivalent to hold stability due to considering a separate path for read current flow, as well as a built-in read-assist scheme to force the '0' storing node to ground. Leakage and dynamic power consumptions in the designed cell are reduced with the help of single-bitline structure and stacking of transistors. The simulation results in a 7-nm FinFET at a 0.5 V show that the SLE10T improves read stability by at least 1.31 times compared to read-disturbance SRAMs and offers the second-highest writability, improvement of at least 1.10x . Leakage power dissipation is reduced in the SLE10T by at least 1.10x. Moreover, it improves read/write energy by at least 1.01 x /1.03x. However, the area of the SLE10T bitcell is 0.02 mu m(2), which is 1.657 x /1.318 x larger than the conventional 6T/8T bitcell.
引用
收藏
页码:5195 / 5205
页数:11
相关论文
共 34 条
[11]   ASAP7: A 7-nm finFET predictive process design kit [J].
Clark, Lawrence T. ;
Vashishtha, Vinay ;
Shifren, Lucian ;
Gujja, Aditya ;
Sinha, Saurabh ;
Cline, Brian ;
Ramamurthy, Chandarasekaran ;
Yeric, Greg .
MICROELECTRONICS JOURNAL, 2016, 53 :105-115
[12]   Grain-Orientation Induced Work Function Variation in Nanoscale Metal-Gate Transistors-Part II: Implications for Process, Device, and Circuit Design [J].
Dadgour, Hamed F. ;
Endo, Kazuhiko ;
De, Vivek K. ;
Banerjee, Kaustav .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) :2515-2525
[13]   A low-power single-ended SRAM in FinFET technology [J].
Ensan, Sina Sayyah ;
Moaiyeri, Mohammad Hossein ;
Moghaddam, Majid ;
Hessabi, Shaahin .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 99 :361-368
[14]   A robust and low-power near-threshold SRAM in 10-nm FinFET technology [J].
Ensan, Sina Sayyah ;
Moaiyeri, Mohammad Hossein ;
Hessabi, Shaahin .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 94 (03) :497-506
[15]   A data-independent 9T SRAM cell with enhanced ION/IOFF ratio and RBL voltage swing in near threshold and sub-threshold region [J].
Gupta, Monica ;
Gupta, Kirti ;
Pandey, Neeta .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) :953-969
[16]   Low-Power Near-Threshold 10T SRAM Bit Cells With Enhanced Data-Independent Read Port Leakage for Array Augmentation in 32-nm CMOS [J].
Gupta, Shourya ;
Gupta, Kirti ;
Calhoun, Benton H. ;
Pandey, Neeta .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) :978-988
[17]   A Half-Select Disturb-Free 11T SRAM Cell With Built-In Write/Read-Assist Scheme for Ultralow-Voltage Operations [J].
He, Yajuan ;
Zhang, Jiubai ;
Wu, Xiaoqing ;
Si, Xin ;
Zhen, Shaowei ;
Zhang, Bo .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (10) :2344-2353
[18]   A 23-mW Face Recognition Processor with Mostly-Read 5T Memory in 40-nm CMOS [J].
Jeon, Dongsuk ;
Dong, Qing ;
Kim, Yejoong ;
Wang, Xiaolong ;
Chen, Shuai ;
Yu, Hao ;
Blaauw, David ;
Sylvester, Dennis .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (06) :1628-1642
[19]   A 160 mV robust Schmitt trigger based subthreshold SRAM [J].
Kulkarni, Jaydeep P. ;
Kim, Keejong ;
Roy, Kaushik .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) :2303-2313
[20]   A Single-Ended With Dynamic Feedback Control 8T Subthreshold SRAM Cell [J].
Kushwah, C. B. ;
Vishvakarma, S. K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) :373-377