A 2x Time-Interleaved 28-GS/s 8-Bit 0.03-mm2 Switched-Capacitor DAC in 16-nm FinFET CMOS

被引:18
作者
Caragiulo, Pietro [1 ]
Mattia, Oscar Elisio [1 ,2 ]
Arbabian, Amin [1 ]
Murmann, Boris [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
[2] Apple Inc, Cupertino, CA 95014 USA
关键词
Digital-to-analog converter (DAC); switched-capacitor (SC) circuits; time interleaving; TRANSMITTER; 14-B;
D O I
10.1109/JSSC.2021.3057608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a compact 2x time-interleaved switched-capacitor (SC) digital-to-analog converter (DAC) for digital-intensive transmitter architectures. To minimize area and to leverage the strengths of FinFET technology, the implementation departs from the traditional current steering approach and consists mainly of inverters and sub-femtofarad SCs. The DAC's architecture is based on parallel charge redistribution and separates level generation, pulse timing, and output power generation. The described 28-GS/s 8-bit prototype design occupies 0.03 mm(2) in 16-nm CMOS and supports up to 0.32-V-pp signal swing across its differential 100-Omega load. It achieves an SFDR >= 37 dB and an IM3 <=-45.6 dBc across the first Nyquist zone while consuming 88 mW from a single 0.8-V supply.
引用
收藏
页码:2335 / 2346
页数:12
相关论文
共 30 条
[1]   Systematic Analysis of Interleaved Digital-to-Analog Converters [J].
Balasubramanian, S. ;
Creech, G. ;
Wilson, J. ;
Yoder, S. M. ;
McCue, J. J. ;
Verhelst, M. ;
Khalil, W. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (12) :882-886
[2]  
Boesch R., 2016, P IEEE S VLSI CIRC V, P1
[3]   A self-trimming 14-b 100-MS/s CMOS DAC [J].
Bugeja, AR ;
Song, BS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1841-1852
[4]   A 14-b, 100-MS/s CMOS DAC designed for spectral performance [J].
Bugeja, AR ;
Song, BS ;
Rakers, PL ;
Gillig, SF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1719-1732
[5]  
Cameron T, 2018, IEEE ISSCC
[6]  
Caragiulo P., DAC performance survey 1996-2020
[7]   A Compact 14 GS/s 8-bit Switched-Capacitor DAC in 16 nm FinFET CMOS [J].
Caragiulo, Pietro ;
Mattia, Oscar Elisio ;
Arbabian, Amin ;
Murmann, Boris .
2020 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2020,
[8]  
Clara M., 2013, High-Performance D/A-Converters, P97
[9]  
Daigle C., 2010, Solid State Circuits Conference (A-SSCC), 2010 IEEE Asian, P1
[10]   Parallel-path digital-to-analog converters for Nyquist signal generation [J].
Deveugele, J ;
Palmers, P ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) :1073-1082