Operational voltage reduction of flash memory using high-κ composite tunnel barriers

被引:13
作者
Verma, Sarves [1 ]
Pop, Eric [2 ,3 ]
Kapur, Pawan
Parat, Krishna [2 ,4 ]
Saraswat, Krishna C. [4 ]
机构
[1] Stanford Univ, Dept Mat Sci & Engn, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Intel Corp, Santa Clara, CA 95054 USA
[3] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[4] Stanford Univ, Dept Elect & Elect Engn, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
flash memory; flash operating constraints; high-kappa dielectrics; program disturb; read disturb; retention; tunnel barrier engineering;
D O I
10.1109/LED.2007.915376
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We explore the performance of symmetric (low-kappa/high-kappa/low-kappa) and asymmetric (low-kappa/high-kappa) composite tunnel barriers with conventional Flash constraints of retention, erase, read and program disturbs. Simulations, including five different high-kappa materials, were performed under these criteria to minimize the programming voltage V-prog. Among all constraints, we find read disturb to be the most restrictive both in terms of lowering V-prog and choosing the high-kappa materials for such stacks. Furthermore, the symmetric barrier stack is found to be more promising versus the asymmetric barrier stack. For the common read disturb voltages of 2.5 and 3.6 V, the lowest V-prog of similar to 4 and 5 V, respectively (relative to the floating gate), are obtained. In addition, the maximum required operating Flash voltage is found to be 30% - 40% lower than the prevalent voltages.
引用
收藏
页码:252 / 254
页数:3
相关论文
共 39 条
  • [21] Very low bit error rate in flash memory using tunnel dielectrics formed by Kr/O2/NO plasma oxynitridation
    Suwa, Tomoyuki
    Takahashi, Hiroto
    Kumagai, Yuki
    Fujita, Genya
    Teramoto, Akinobu
    Sugawa, Shigetoshi
    Ohmi, Tadahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2148 - 2152
  • [22] A High Performance Co-design of 26 nm 64 Gb MLC NAND Flash Memory using the Dedicated NAND Flash Controller
    You, ByoungSung
    Park, Jinsu
    Lee, SangDon
    Baek, Gwangho
    Lee, Jaeho
    Kim, Minsu
    Kim, Jongwoo
    Chung, Hyun
    Jang, Eunseong
    Kim, TaeYoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (02) : 121 - 129
  • [23] BE-SONOS flash memory along with metal gate and high-k dielectrics in tunnel barrier and its impact on charge retention dynamics
    Sonal Jain
    Deepika Gupta
    Vaibhav Neema
    Santosh Vishwakarma
    Journal of Semiconductors, 2016, (03) : 46 - 51
  • [24] BE-SONOS flash memory along with metal gate and high-k dielectrics in tunnel barrier and its impact on charge retention dynamics
    Jain, Sonal
    Gupta, Deepika
    Neema, Vaibhav
    Vishwakarma, Santosh
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)
  • [25] Hole Trap effect on Time-dependent-Dielectric Breakdown (TDDB) of High-Voltage Peripheral nMOSFETs in flash Memory Application
    Jiao, Guangfan
    Baek, Sungkweon
    Nam, Kab-jin
    Chang, Sung-Il
    Cho, Siyeon
    Kauerauf, Thomas
    Lee, Chanho
    Han, Seung-Uk
    Kim, Jin-Soak
    Chung, Eun-Ae
    Shin, Yoo-Cheol
    Lim, Junhee
    Shin, Yu-Gyun
    Hwang, Kihyun
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [26] A new multitime programmable non-volatile memory cell using high voltage NMOS
    Xu, S.
    Wang, H.
    Wu, J.
    Zheng, L.
    Diao, J.
    MICROELECTRONICS RELIABILITY, 2018, 88-90 : 169 - 172
  • [27] Performance improvement of charge trap flash memory by using a composition-modulated high-k trapping layer
    Tang Zhen-Jie
    Li Rong
    Yin Jiang
    CHINESE PHYSICS B, 2013, 22 (09)
  • [28] Low-voltage high-speed programming gate-all-around floating gate memory cell with tunnel barrier engineering
    Hamzah, Afiq
    Alias, N. Ezaila
    Ismail, Razali
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (06)
  • [29] Programming Characteristics of two-bit SONOS Type Flash Memory Using High-k dielectric Material
    Dixit, Swati
    Pattanaik, Manisha
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 893 - 896
  • [30] Spatial distribution of charge traps in a SONOS-type flash memory using a high-k trapping layer
    Zhang, Gang
    Wang, Xin-Peng
    Yoo, Won Jong
    Li, Ming-Fu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3317 - 3324